# **GW1NR** series of FPGA Products # **Data Sheet** DS117-2.9.2E, 08/20/2021 Copyright©2021 Guangdong Gowin Semiconductor Corporation. All Rights Reserved. GOWIN, Gowin, and GOWINSEMI are trademarks of Guangdong Gowin Semiconductor Corporation and are registered in China, the U.S. Patent and Trademark Office, and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders. No part of this document may be reproduced or transmitted in any form or by any denotes, electronic, mechanical, photocopying, recording or otherwise, without the prior written consent of GOWINSEMI. #### Disclaimer GOWINSEMI®, LittleBee®, Arora, and the GOWINSEMI logos are trademarks of GOWINSEMI and are registered in China, the U.S. Patent and Trademark Office and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders, as described at www.gowinsemi.com.cn. GOWINSEMI assumes no liability and provides no warranty (either expressed or implied) and is not responsible for any damage incurred to your hardware, software, data, or property resulting from usage of the materials or intellectual property except as outlined in the GOWINSEMI Terms and Conditions of Sale. All information in this document should be treated as preliminary. GOWINSEMI may make changes to this document at any time without prior notice. Anyone relying on this documentation should contact GOWINSEMI for the current documentation and errata. **Revision History** | Date | Version | Description | | | | |------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 06/06/2018 | 1.6E | Initial version published. | | | | | 06/25/2018 | 1.7E | <ul> <li>The PLL structure view updated. The input clock is CLKIN;</li> <li>MG81 package content added;</li> <li>PSRAM description and electrical characteristics added.</li> </ul> | | | | | 08/01/2018 | 1.8E | The systemIO status for blank chips added. | | | | | 09/25/2018 | 1.9E | PSRAM description modified and PSRAM data width added. | | | | | 12/13/2018 | 2.0E | <ul> <li>The recommended working conditions updated;</li> <li>The package and the memory table added;</li> <li>The device of GW1NR-4B added;</li> <li>The step delay of IODELAY changed from 25ps to 30ps</li> <li>The part name updated.</li> </ul> | | | | | 01/09/2019 | 2.1E | <ul> <li>Oscillator frequency updated;</li> <li>QN88 of GW1NR-4 embedded with PSRAM added;</li> <li>Reference manuals of SDRAM and PSRAM updated.</li> </ul> | | | | | 07/09/2019 | 2.2E | <ul> <li>The supply voltage of UV devices updated;</li> <li>Both LV devices and UV devices have same static supply current;</li> <li>"Environment temperature" in Table 4-1 changed to "Junction temperature";</li> <li>The GW1NR-9 MG100 pacakge added.</li> </ul> | | | | | 08/23/2019 | 2.3E | PSRAM capacity and data width updated. | | | | | 11/18/2019 | 2.4E | <ul> <li>Number of Max. I/O updated;</li> <li>LQ144 package size updated;</li> <li>GW1NR-9 static current parameters added;</li> <li>IODELAY description added.</li> </ul> | | | | | 03/04/2020 | 2.5E | Description of User Flash updated. | | | | | 04/16/2020 | 2.6E | <ul><li>GW1NR-9 added.</li><li>CFU view updated.</li></ul> | | | | | 05/18/2020 | 2.6.1E | The GW1NR-9 MG100PF package added. | | | | | 06/12/2020 | 2.6.2E | <ul> <li>GW1NR-9C revised to GW1NR-9;</li> <li>Figures of part naming updated;</li> <li>One note for MG100PF added in 2.3 Package Information.</li> </ul> | | | | | 07/10/2020 | 2.7E | <ul> <li>GW1NR-1 added;</li> <li>MIPI transmission rate for the GW1NR-9 device added;</li> <li>A note to "Package Mark Example" added.</li> </ul> | | | | | 07/28/2020 | 2.8E | The GW1NR-9 MG100PD package added. | | | | | 09/28/2020 | 2.8.1E | <ul> <li>GW1NR-9 MG100PA, MG100PT, and MG100PS added;</li> <li>GW1NR-9 MG100PD removed.</li> </ul> | | | | | 02/04/2021 | 2.9E | The new device of GW1NR-2 added. | | | | | 06/02/2021 | 2.9.1E | The description of configuration modes supported by GW1NR-2 MG49P added. | | | | | 08/20/2021 | 2.9.2E | HCLK distribution views added and user Flash description updated. | | | | # **Contents** | Contents | i | |-----------------------------------|-----| | List of Figures | iii | | List of Tables | v | | 1 About This Guide | 1 | | 1.1 Purpose | 1 | | 1.2 Related Documents | 1 | | 1.3 Abbreviations and Terminology | 2 | | 1.4 Support and Feedback | 3 | | 2 General Description | 4 | | 2.1 Features | 4 | | 2.2 Product Resources | 7 | | 2.3 Package Information | 7 | | 3 Architecture | 9 | | 3.1 Architecture Overview | 9 | | 3.2 Memory | 11 | | 3.3 Configurable Function Unit | | | 3.4 IOB | 17 | | 3.5 Block SRAM (BSRAM) | 29 | | 3.6 User Flash (GW1NR-1) | 36 | | 3.7 User Flash (GW1NR-2/4/9) | 36 | | 3.8 DSP | 37 | | 3.9 MIPI D-PHY (GW1NR-2) | 40 | | 3.10 Clock | | | 3.11 Long Wire (LW) | 46 | | 3.12 Global Set/Reset (GSR) | 46 | | 3.13 Programming Configuration | 47 | | 3.14 On Chip Oscillator | 47 | | 4 AC/DC Characteristics | 49 | | 4.1 Operating Conditions | 49 | | 4.2 ESD | 51 | | | | | | 4.3 DC Electrical Characteristics | . 51 | |-----|--------------------------------------------------|------| | | 4.4 Switching Characteristics | . 56 | | | 4.5 User Flash Characteristics | | | | 4.6 Configuration Interface Timing Specification | . 63 | | 5 ( | Ordering Information | 64 | | | 5.1 Part Name | | | | 5.2 Package Mark Example | | | | ole i dolago man example | . 50 | DS117-2.9.2E ii # **List of Figures** | Figure 3-1 GW1NR-1/4/9 Architecture Overview | 9 | |------------------------------------------------------------------------|----| | Figure 3-2 GW1NR-2 Architecture Overview | 10 | | Figure 3-3 CFU View | 14 | | Figure 3-4 Register in CLS | | | Figure 3-5 IOB Structure View | 17 | | Figure 3-6 GW1NR-1/4/9 I/O Bank Distribution | 18 | | Figure 3-7 GW1NR-2 I/O Bank Distribution | 18 | | Figure 3-8 True LVDS Design | 22 | | Figure 3-9 I/O Logic Output | 23 | | Figure 3-10 I/O Logic Input | 23 | | Figure 3-11 IODELAY | 24 | | Figure 3-12 Register Structure in I/O Logic | 24 | | Figure 3-13 IEM Structure | 24 | | Figure 3-14 I/O Logic in Basic Mode | 25 | | Figure 3-15 I/O Logic in SDR Mode | 26 | | Figure 3-16 I/O Logic in DDR Input Mode | 26 | | Figure 3-17 I/O Logic in DDR Output Mode | | | Figure 3-18 I/O Logic in IDES10 Mode | 27 | | Figure 3-19 I/O Logic in OSER4 Mode | | | Figure 3-20 I/O Logic in IVideo Mode | 27 | | Figure 3-21 I/O Logic in OVideo Mode | | | Figure 3-22 I/O Logic in IDES8 Mode | 28 | | Figure 3-23 I/O Logic in OSER8 Mode | | | Figure 3-24 I/O Logic in IDES10 Mode | | | Figure 3-25 I/O Logic in OSER10 Mode | 29 | | Figure 3-26 I/O Logic in IDES16 Mode | 29 | | Figure 3-27 I/O Logic in OSER16 Mode | 29 | | Figure 3-28 Pipeline Mode in Single Port, Dual Port and Semi Dual Port | 33 | | Figure 3-29 Independent Clock Mode | 35 | | Figure 3-30 Read/Write Clock Mode | 35 | | Figure 3-31 Single Port Clock Mode | 36 | | Figure 3-32 DSP Macro | 38 | | Figure 3-33 PLL Structure (GW1NR-1/4/9) | 42 | |-----------------------------------------------|----| | Figure 3-34 PLL Structure (GW1NR-2) | 43 | | Figure 3-35 GW1NR-1 HCLK Distribution | 45 | | Figure 3-36 GW1NR-2 HCLK Distribution | 45 | | Figure 3-37 GW1NR-4 HCLK Distribution | 46 | | Figure 3-38 GW1NR-9 HCLK Distribution | 46 | | Figure 4-1 GW1NR User Flash Read Operation | 62 | | Figure 4-2 GW1NR User Flash Program Operation | 62 | | Figure 4-3 GW1NR User Flash Erase Operation | 62 | | Figure 5-1 Part Naming–ES | 64 | | Figure 5-2 Part Naming–Production | 65 | | Figure 5-3 Package Mark Example | 66 | # **List of Tables** | Table 1-1 Abbreviations and Terminologies | . 2 | |-------------------------------------------------------------------------------|------| | Table 2-1 Product Resources | . 7 | | Table 2-2 Package and Memory Information | . 7 | | Table 2-3 Package Information, Max. I/O, and LVDS Pairs | . 8 | | Table 3-1 Register Description in CLS | . 15 | | Table 3-2 Output I/O Standards and Configuration Options | . 19 | | Table 3-3 Input I/O Standards and Configuration Options | . 20 | | Table 3-4 Memory Size Configuration | . 30 | | Table 3-5 Dual Port Mixed Read/Write Data Width Configuration | . 32 | | Table 3-6 Semi Dual Port Mixed Read/Write Data Width Configuration | . 32 | | Table 3-7 Clock Operations in Different BSRAM Modes | . 34 | | Table 3-8 DSP Ports Description | . 38 | | Table 3-9 Internal Registers Description | . 39 | | Table 3-10 PLL Ports Definition | . 42 | | Table 3-11 PLL Ports Definition | . 43 | | Table 3-12 GW1NR-4 Oscillator Output Frequency Options | . 47 | | Table 3-13 GW1NR-9 Oscillator Output Frequency Options | . 48 | | Table 4-1 Absolute Max. Ratings | . 49 | | Table 4-2 Recommended Operating Conditions | . 50 | | Table 4-3 Power Supply Ramp Rates | . 50 | | Table 4-4 Hot Socket Specifications | . 50 | | Table 4-5 POR Characteristics | . 50 | | Table 4-6 GW1NR ESD – HBM | | | Table 4-7 GW1NR ESD - CDM | . 51 | | Table 4-8 DC Electrical Characteristics over Recommended Operating Conditions | . 51 | | Table 4-9 Static Current | . 52 | | Table 4-10 Programming Current | . 53 | | Table 4-11 I/O Operating Conditions Recommended | . 53 | | Table 4-12 IOB Single - Ended DC Electrical Characteristic | . 54 | | Table 4-13 IOB Differential Electrical Characteristics | . 55 | | Table 4-14 CFU Block Internal Timing Parameters | . 56 | | Table 4-15 BSRAM Internal Timing Parameters | . 56 | | | | | Table 4-16 DSP Internal Timing Parameters | 56 | |------------------------------------------------|----| | Table 4-17 Gearbox Internal Timing Parameters | 57 | | Table 4-18 Single-ended IO Fmax | 57 | | Table 4-19 External Switching Characteristics | 58 | | Table 4-20 On chip Oscillator Output Frequency | 58 | | Table 4-21 PLL Switching Characteristics | 58 | | Table 4-22 User Flash DC Characteristics | 60 | | Table 1-23 Hear Flash Timing Parameters | 60 | DS117-2.9.2E Vi 1 About This Guide 1.1 Purpose # 1 About This Guide ## 1.1 Purpose This data sheet describes the features, product resources and structure, AC/DC characteristics, timing specifications of the configuration interface, and the ordering information of the GW1NR series of FPGA product. It is designed to help you understand the GW1NR series of FPGA products quickly and select and use devices appropriately. ## 1.2 Related Documents The latest user guides are available on GOWINSEMI Website. You can find the related documents at <a href="https://www.gowinsemi.com">www.gowinsemi.com</a>: - 1. DS117, GW1NR series of FPGA Products Data Sheet - 2. <u>UG290, Gowin FPGA Products Programming and Configuration User</u> Guide - 3. UG119, GW1NR series of FPGA Products Package and Pinout - 4. UG116, GW1NR-4 Pinout - 5. UG803, GW1NR-9 Pinout - 6. UG804, GW1NR-1 Pinout - 7. UG805, GW1NR-2 Pinout DS117-2.9.2E 1(66) # 1.3 Abbreviations and Terminology The abbreviations and terminologies used in this manual are set out in Table 1-1 below. **Table 1-1 Abbreviations and Terminologies** | Abbreviations and Terminology | Name | |-------------------------------|---------------------------------------------| | FPGA | Field Programmable Gate Array | | SIP | System in Package | | SDRAM | Synchronous Dynamic Random Access<br>Memory | | PSRAM | Pseudo Static Random Access Memory | | CFU | Configurable Function Unit | | CLS | Configurable Logic Section | | CRU | Configurable Routing Unit | | LUT4 | 4-input Look-up Tables | | LUT5 | 5-input Look-up Tables | | LUT6 | 6-input Look-up Tables | | LUT7 | 7-input Look-up Tables | | LUT8 | 8-input Look-up Tables | | REG | Register | | ALU | Arithmetic Logic Unit | | IOB | Input/Output Block | | SSRAM | Shadow Static Random Access Memory | | BSRAM | Block Static Random Access Memory | | SP | Single Port 16K BSRAM | | SDP | Semi Dual Port 16K BSRAM | | DP | True Dual Port 16K BSRAM | | DSP | Digital Signal Processing | | DQCE | Dynamic Quadrant Clock Enable | | DCS | Dynamic Clock Selector | | PLL | Phase-locked Loop | | GPIO | Gowin Programmable IO | | TDM | Time Division Multiplexing | | MIPI | Mobile Industry Processor Interface | | QN88 | QFN88 | | MG81 | MBGA81 | | MG49P | MBGA49P | | MG49G | MBGA49G | | MG49PG | MBGA49PG | | MG100P | MBGA100P | DS117-2.9.2E 2(66) | Abbreviations and Terminology | Name | |-------------------------------|-----------| | MG100PF | MBGA100PF | | MG100PT | MBGA100PT | | MG100PA | MBGA100PA | | MG100PS | MBGA100PS | | LQ144 | LQFP144 | # 1.4 Support and Feedback Gowin Semiconductor provides customers with comprehensive technical support. If you have any questions, comments, or suggestions, please feel free to contact us directly using the information provided below. Website: <a href="www.gowinsemi.com">www.gowinsemi.com</a> E-mail: <a href="mailto:support@gowinsemi.com">support@gowinsemi.com</a> DS117-2.9.2E 3(66) 2 General Description 2.1 Features # 2General Description The GW1NR series of FPGA products are the first generation products in the LittleBee® family and represent one form of SIP chip.The main difference between the GW1N series and the GW1NR series is that the GW1NR series integrates abundant Memory chip. The GW1NR series also provides low power consumption, instant on, low cost, non-volatile, high security, various packages, and flexible usage. GOWINSEMI provides a new generation of FPGA hardware development environment through market-oriented independent research and development that supports the GW1NR series of FPGA products and applies to FPGA synthesizing, layout, place and routing, data bitstream generation and download, etc. ## 2.1 Features - User Flash (GW1NR-1) - 100,000 write cycles - Greater than 10 years data retention at +85 °C - Selectable 8/16/32 bits data-in and data-out - Page size: 256 bytes - 3 µA standby current - Page write time: 8.2 ms - User Flash (GW1NR-2/4/9) - 10,000 write cycles - Greater than 10 years Data Retention at +85 °C - Data Width: 32 - GW1NR-2 capacity: 48 rows x 64 columns x 32 = 96K bits - GW1NR-4 capacity: 128 rows x 64 columns x 32 = 256K bits - GW1NR-9 capacity: $304 \text{ rows } \times 64 \text{ columns } \times 32 = 608 \text{ K bits}$ - Page Erase Capability: 2,048 bytes per page - Word Programming Time:≤16 µs - Page Erasure Time:≤120 ms - Lower power consumption - 55 nm embedded flash technology - LV: supports 1.2 V core voltage DS117-2.9.2E 4(66) 2 General Description 2.1 Features - UV: Built-in linear voltage regulator unit, unified power supply of $V_{\text{CC}}/V_{\text{CCX}}/V_{\text{CCO}}$ - Clock dynamically turns on and off - Integrate SDRAM/ PSRAM/ NOR FLASH - Hard Core MIPI D-PHY RX (GW1NR-2) - Interfaces to MIPI DSI, RX devices - IO Bank6 supports MIPI D-PHY RX - MIPI transmission rate up to 1.5Gbps; - Supports up to 4 data lanes and one clock lane - Soft Core MIPI D-PHY RX/TX (GW1NR-2) - Interfaces to MIPI CSI2 and DSI, RX and TX devices - IO Bank0, IO Bank3, IO Bank4, and IO Bank5 support MIPI D-PHY TX, and the transmission speed can be up to 1.5 Gbps - IO Bank2 supports MIPI D-PHY RX, transmission rate can be up to 1.2Gbps - Multiple I/O standards - LVCMOS33/25/18/15/12; LVTTL33, SSTL33/25/18 I, SSTL33/25/18 II, SSTL15; HSTL18 I, HSTL18 II, HSTL15 I; PCI, LVDS25, RSDS, LVDS25E, BLVDSE - MLVDSE, LVPECLE, RSDSE - Input hysteresis option - Supports 4 mA,8 mA,16 mA,24 mA,etc. drive options - Slew rate option - Output drive strength option - Individual bus keeper, weak pull-up, weak pull-down, and open drain option - Hot socket - BANK0 of GW1NR-9 supports MIPI I/O Input, and the MIPI transmission rate can be up to 1.2 Gbps - BANK2 of GW1NR-9 supports MIPI I/O Output, and the MIPI transmission rate can be up to 1.2 Gbps - BANK0 and BANK2 of GW1NR-9 support I3C OpenDrain/PushPull conversion - High performance DSP - High performance digital signal processing ability - Supports 9 x 9,18 x 18,36 x 36 bits multiplier and 54 bits accumulator; - Multipliers cascading - Registers pipeline and bypass - Adaptive filtering through signal feedback - Supports barrel shifter - Abundant slices - Four-input LUT (LUT4) - Double-edge flip-flops - Supports shift register and distributed register - Block SRAM with multiple modes - Supports dual port, single port, and semi-dual port - Supports bytes write enable - Flexible PLLs - Frequency adjustment (multiply and division) and phase DS117-2.9.2E 5(66) 2 General Description 2.1 Features - adjustment - Supports global clock - Built-in flash programming - Instant-on - Supports security bit operation - Supports AUTO BOOT and DUAL BOOT - Configuration - JTAG configuration - GW1NR-4 Version B supports JTAG transparent transmission - Offers up to seven GowinCONFIG configuration modes: AUTOBOOT, SSPI, MSPI, CPU, SERIAL, DUAL BOOT, I<sup>2</sup>C Slave DS117-2.9.2E 6(66) 2 General Description 2.2 Product Resources ## 2.2 Product Resources **Table 2-1 Product Resources** | Device | GW1NR-1 | GW1NR-2 | GW1NR-4 | GW1NR-9 | |-----------------------------|---------|--------------------------------|--------------------------|----------------------------------------------------------------------------| | LUT4 | 1,152 | 2304 | 4,608 | 8,640 | | Flip-Flop (FF) | 864 | 2304(FF+Latch, where FF: 2016) | 3,456 | 6,480 | | Shadow SRAM<br>SSRAM (bits) | 0 | 0 | 0 | 17,280 | | Block SRAM<br>BSRAM (bits) | 72K | 72K | 180K | 468K | | BSRAM quantity<br>BSRAM | 4 | 4 | 10 | 26 | | User Flash (bits) | 96K | 96K | 256K | 608K | | SDR SDRAM (bits) | _ | - | 64M | 64M | | PSRAM(bits) | - | 64M(MG49P)<br>32M(MG49PG) | 32M(QN88P)<br>64M(MG81P) | 64M(QN88P/LQ144P/<br>MG100PT/MG100PS)<br>128M(MG100P/MG10<br>0PF/ MG100PA) | | NOR FIASH (bits) | 4M | 4M(MG49G/<br>MG49PG) | _ | - | | 18 x 18 Multiplier | 0 | 0 | 16 | 20 | | PLLs | 1 | 1 | 2 | 2 | | Total number of I/O banks | 4 | 7 | 4 | 4 | | Max. I/O | 120 | 126 | 218 | 276 | | Core Voltage (LV) | 1.2V | 1.2V | 1.2V | 1.2V | | Core Voltage (UV) | _ | 1.8V/2.5V/3.3V | 2.5V/3.3V | | # 2.3 Package Information **Table 2-2 Package and Memory Information** | Package | Device | Memory | Capacity | Bit Width | |---------|----------|-----------|----------------|-----------| | QN88 | GW1NR-4 | SDR SDRAM | 64M | 16 bits | | QINOO | GW1NR-9 | SDR SDRAM | 64M | 16 bits | | QN88P | GW1NR-4 | PSRAM | 32M | 8 bits | | QINOOP | GW1NR-9 | PSRAM | 64M | 16 bits | | MG81P | GW1NR-4 | PSRAM | 64M | 16 bits | | MG100P | GW1NR-9 | PSRAM | 128M | 32 bits | | MG100PF | GW1NR-9 | PSRAM | 128M | 32 bits | | MG100PA | GW1NR-9 | PSRAM | 128M | 32 bits | | MG100PT | GW1NR-9 | PSRAM | 64M | 16 bits | | MG100PS | GW1NR-9 | PSRAM | 64M | 16 bits | | LQ144P | GW1NR-9 | PSRAM | 64M | 16 bits | | FN32G | GW1NR-1 | NOR FLASH | 4M | 1 bit | | MG49P | GW1NR-2 | PSRAM | 64M | 16 bits | | MG49G | GW1NR-2 | NOR FLASH | 4M | 1 bit | | MG49PG | GW1NR-2 | PSRAM | 32M (PSRAM) | 8 bits | | WIG49FG | GW HWK-2 | NOR FLASH | 4M (NOR FLASH) | 1 bit | DS117-2.9.2E 7(66) 2 General Description 2.3 Package Information Table 2-3 Package Information, Max. I/O, and LVDS Pairs | Package | Pitch(mm) | 尺寸(mm) | GW1NR-1 | GW1NR-2 <sup>[2]</sup> | GW1NR-4 | GW1NR-9 | |------------------------|-----------|-----------|---------|------------------------|---------|---------| | QN88 | 0.4 | 10 x 10 | _ | | 70(11) | 70(19) | | QN88P | 0.4 | 10 x 10 | _ | | 70(11) | 70(17) | | MG49P | 0.5 | 3.8 x 3.8 | _ | 30(8) | _ | _ | | MG49PG | 0.5 | 3.8 x 3.8 | _ | 30(8) | _ | _ | | MG49G | 0.5 | 3.8 x 3.8 | _ | 30(8) | _ | _ | | MG81P | 0.5 | 4.5 x 4.5 | _ | | 68(10) | - | | MG100P | 0.5 | 5 x 5 | _ | | - | 87(16) | | MG100PF <sup>[1]</sup> | 0.5 | 5 x 5 | _ | | - | 87(16) | | MG100PA | 0.5 | 5 x 5 | _ | | _ | 87(17) | | MG100PT | 0.5 | 5 x 5 | _ | | _ | 87(17) | | MG100PS | 0.5 | 5 x 5 | - | | _ | 87(17) | | LQ144P | 0.5 | 20 x 20 | - | | - | 120(20) | | FN32G | 0.4 | 4 x 4 | 26 | | _ | _ | #### Note! - [1] MG100PF: The pinout of ball C1/C2/D2/F1/F9/A7/A6 adjusted on the basis of MG100P. - [2] GW1NR-2 MG49P/ MG49PG / MG49G only supports the configuration mode of I<sup>2</sup>C and Autoboot. When I<sup>2</sup>C is supported, the SDA and SCL pins need to be external pulled up. - The package types in this data sheet are written with abbreviations. See 5.1 Part Name. - For more detailed information, please refer to <u>UG804, GW1NR-1 Pinout, UG805, GW1NR-2 Pinout, UG116, GW1NR-4 Pinout, UG801, GW1NR-9 Pinout, and UG803, GW1NR-9 Pinout.</u> - JTAGSEL\_N and JTAG pins cannot be used as I/O simultaneously. The Max. I/O noted in this table is referred to when the four JTAG pins (TCK, TDI, TDO, and TMS) are used as I/O. When mode [2:0] = 001, JTAGSEL\_N and the four JTAG pins (TCK, TDI, TDO, and TMS) can be used as GPIO simultaneously, and the Max. user I/O is increased by one. See <u>UG119</u>, <u>GW1NR series of FPGA Products Package and Pinout Manual</u> for more details. DS117-2.9.2E 8(66) 3 Architecture Overview # 3 Architecture ## 3.1 Architecture Overview Figure 3-1 GW1NR-1/4/9 Architecture Overview DS117-2.9.2E 9(66) 3 Architecture 3.1 Architecture Overview Figure 3-2 GW1NR-2 Architecture Overview Figure 3-1 presents an overview of the architecture of the GW1NR devices. GW1NR is one form of SIP chip, integrated with the GW1N series of FPGA products and Memory chip. For SDRAM features and overview, see 3.2 Memory. Figure 3-2 is the architecture overview of GW1NR-2. MIPI D-PHY RX is also embedded in GW1NR-2. See Table 2-1for more detailed information. The core of the GW1NR devices is the array of logic unit surrounded by IO blocks. GW1NR also provides BSRAM, DSP, PLL, user Flash, and on chip oscillator and supports Instant-on. See Table 2-1 for more detailed information on internal resources. Configurable Function Unit (CFU) is the base cell for the array of the GW1NR series of FPGA Products. Devices with different capacities have different numbers of rows and columns. CFU can be configured as LUT4 mode, ALU mode, and memory mode. Memory mode is supported in GW1NR-6 and GW1NR -9. See 3.3 Configurable Function Unit for more detailed information. The I/O resources in the GW1NR series of FPGA products are arranged around the periphery of the devices in groups referred to as banks. The I/O resources are connected with SDRAM for data storage. Partial of the I/O resources are bounded out. The I/O resources support multiple level standards, and support basic mode, SRD mode, and generic DDR mode. See 3.4 IOB for more detailed information. The BSRAM is embedded as a row in the GW1NR series of FPGA products. Each BSRAM has 18,432 bits (18 Kbits) and supports multiple configuration modes and operation modes. See <u>3.5 Block SRAM (BSRAM)</u> for more detailed information. DS117-2.9.2E 10(66) 3 Architecture 3.2 Memory The User Flash is embedded in the GW1NR series of FPGA products, without loss of data even if power off. See <u>3.6</u> User Flash (GW1NR-1) <u>and 3.7</u> User Flash (GW1NR-2/4/9) for more detailed information. The GW1NR series of FPGA products also provide DSP. DSP blocks are embedded as a row in the FPGA array. Each DSP block contains two Macros, and each Macro contains two pre-adders, two multipliers with 18 by 18 inputs, and a three input ALU54. See <u>3.8 DSP</u> for more detailed information. #### Note! GW1NR-1 and GW1NR-2 do not support DSP resources. GW1NR provides one PLL. PLL blocks provide the ability to synthesize clock frequencies. Frequency adjustment (multiply and division), phase adjustment, and duty cycle can be adjusted using the configuration of parameters. There is an internal programmable on-chip oscillator in each of the GW1NR series of the FPGA product. The on-chip oscillator supports the clock frequencies ranging from 2.5 MHz to 125 MHz, providing the clock resource for the MSPI mode. It also provides a clock resource for user designs with the clock precision reaching ±5%. See 3.10 Clock, 3.14 On Chip Oscillator for more detailed information. GW1NR-2 provides the hard core MIPI D-PHY RX IP and also the soft core MIPI D-PHY RX TX IP. For further details, please refer to 3.9 MIPI D-PHY (GW1NR-2) FPGA provides abundant CRUs, connecting all the resources in the FPGA. For example, routing resources distributed in CFU and IOB connect resources in CFU and IOB. Routing resources can automatically be generated by Gowin software. In addition, the GW1NR series of FPGA Products also provide abundant GCLKs, long wires (LW), global set/reset (GSR), and programming options, etc. See <u>3.10 Clock</u>, <u>3.11 Long</u> Wire (LW), 3.12 Global Set/Reset (GSR) for more detailed information. ## 3.2 Memory Different packages for the GW1NR series of FPGA products have different capacities and types. Please refer to <u>2.3 Package Information</u> for details. #### 3.2.1 SDR SDRAM #### **Features** Access time: 4.5 ns/4.5 nsClock rate: 200/166/143 MHz Data width: 16bitsSynchronous operation Internal pipeline architecture Four internal Banks (1024K x 16 bits x 4BANK) Programmable mode Column address strobe latency: 2 or 3Burst length: 1, 2, 4, 8 bytes or full page Burst type: sequential mode or interval mode DS117-2.9.2E 11(66) 3 Architecture 3.2 Memory - Burst-Read-Single-Write - Burst stop function - Byte masking function - Auto refresh and self refresh - 4,096 refresh cycle / 64 ms - $3.3V \pm 0.3V$ power supply<sup>1</sup> - LVTTL Interface #### Note! For the more detailed information about power supply, please refer to Table 4-2. #### Overview SDRAM integrated in the GW1NR series of FPGA Products is a high-speed CMOS synchronous DRAM containing 64Mb. SDRAM consists of four banks, each BANK with size of 1M x16 bits, and each BANK consists of 4096 rows x 256 columns x 16 bits of memory arrays. Support read-write operation burst mode, accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. The activation command is a must before reading or writing. Read or write burst lengths provide 1, 2, 4, and 8 bytes or full page, with a burst termination option. An auto pre-charge function may be enabled to provide a self-timed row pre-charge that is initiated at the end of the burst sequence. Both the auto- and self- refresh functions are easy to use. Through the use of a programmable mode register; the system can choose the most suitable modes to maximize performance. The supply voltage for the SDRAM interface is 3.3V; the BANK voltage that connects to the SDRAM needs to be 3.3V. For more details, please refer to Table 4-2. The IP Core Generator that is integrated into Gowin YunYuan Software supports both built-in and external SDR SDRAM controller IP. This controller IP can be used for the SDRAM power-up, initialization, read calibration, etc., by following the controller read/write timing. For the further detailed information, please refer to IPUG279, *Gowin SDRAM Controller User Guide*. #### **3.2.2 PSRAM** #### Note! The features described below apply to the packages of MG81P, QN88P, LQ144P, MG100P, MG100PF, MG100PT, and MG100PS. #### **Features** - Clock frequency:166 MHz, the maximum frequency can be DDR332 - 32Mb storage space for one PSRAM - Double-edge data transmission - Data width: 16bits(QN88/LQ144) / 32bits (MG100) - Read/write data latching (RWDS) - Temperature compensated refresh - Partial arrays self-refresh (PASR) - Hybird sleep mode DS117-2.9.2E 12(66) 3 Architecture 3.2 Memory - Deep power down (DPD) - Drive capability: 35,50,100 and 200 Ohm - Burst access - 16/32/64/128 bytes burst mode - Status/control register - 1.8V supply voltage<sup>1</sup> #### Note! The features described below apply to the packages of MG100PA, MG49P, and MG49PG. #### **Features** - Clock rate up to 233MHz, 466MB/s read/write throughput - 32Mb storage space for one PSRAM - Partial arrays self-refresh (PASR) - Data Mask (DM) for write data - Write burst length, maximum 1024 bytes, minimum 2 bytes #### Note! For the more information about power supply, please refer to <u>UG804, GW1NR-1 Pinout</u>, <u>UG805, GW1NR-2 Pinout</u>, <u>UG116, GW1NR-4 Pinout</u> and <u>UG803, GW1NR-9 Pinout</u>. The power supply for the PSRAM interface is 1.8V; the BANK voltage that connects to the PSRAM needs to be 1.8V. Please refer to Table 4-2 further details. The IP Core Generator that is integrated into Gowin YunYuan Software supports both built-in and external PSRAM controller IP. This controller IP can be used for the PSRAM power-up, initialization, read calibration, etc., by following the controller read/write timing. For the further detailed information, please refer to <a href="IPUG525">IPUG525</a>, Gowin PSRAM Memory Interface IP User Guide. #### 3.2.3 NOR FLASH #### **Features** - 4Mb of storage, 256 bytes per page; - Supports SPI; - Clock frequency: 100MHz (3.0V ~ 3.6V); - Dual Output Data Transfer up to160Mbits/s ~ 70MHz (2.1V~3.0V) - Dual Output Data Transfer up to120Mbits/s ~ 50MHz (1.65V~2.1V) - Dual Output Data Transfer up to 80Mbits/s - Software/Hardware Write Protection - All/Partial write protection via software setting - Top/Bottom Block protection - Minimum 100,000 Program/Erase cycles; - Fast program/ Erase Speed - Page program time: 1.6ms; - Sector erase time: 150ms: - Block erase time: 0.5s/0.8s; - Chip erase time: 6s/3s - Flexible Architecture - Sector: 4K byte - Block: 32/64K byte DS117-2.9.2E 13(66) - Low power - Stand-by current: 0.1uA; - Power down current: 0.1uA; - Security Features - 128 bits unique ID for each device; - Data retention: 20 years # 3.3 Configurable Function Unit #### 3.3.1 Introduction The configurable function unit and the configurable logic unit are two basic units for FPGA core of GOWINSEMI. As shown in Figure 3-3, each unit consists of four configurable logic sections and its configurable routing unit. Each of the three configurable logic sections contains two 4-input LUTs and two registers, and the other one only contians two 4-input LUTs. Configurable logical sections in CLU cannot be configured as SRAM, but as basic logic, ALU, and ROM. The configurable logic sections in the CFU can be configured as basic logic, ALU, SRAM, and ROM depending on the applications. This section takes CFU as an example to introduce CFU and CLU. Figure 3-3 CFU View #### Note! SERG needs special patch supporting. Please contact Gowin technical support or local O ffice for this patch. DS117-2.9.2E 14(66) For further information of CFU, please refer to <u>UG288E</u>, <u>Gowin</u> <u>Configurable Function Unit (CFU) User Guide</u>. #### 3.3.2 CLU The CLU supports three operation modes: basic logic mode, ALU mode, and memory mode. #### Basic Logic Mode Each LUT can be configured as one four input LUT. A higher input number of LUT can be formed by combining LUT4 together. - Each CLS can form one five input LUT5. - Two CLSs can form one six input LUT6. - Four CLSs can form one seven input LUT7. - Eight CLSs (two CLUs) can form one eight input LUT8. #### ALU Mode When combined with carry chain logic, the LUT can be configured as the ALU mode to implement the following functions. - Adder and subtractor - Up/down counter - Comparator, including greater-than, less-than, and not-equal-to - MULT #### Memory mode GW1NR-9 supports memory mode. In this mode, a 16 x 4 SSRAM or ROM can be constructed by using CLSs. This SSRAM can be initialized during the device configuration stage. The initialization data can be generated in the bit stream file from Gowin Yunyuan software. #### Register Each Configurable Logic Section (CLS0~CLS2) has two registers (REG), as shown in Figure 3-4 below. Figure 3-4 Register in CLS **Table 3-1 Register Description in CLS** | Signal | I/O | Description | | | |--------|-----|---------------------------------------------------------------------------------------|--|--| | D | I | Data input <sup>[1]</sup> | | | | CE | I | CLK enable, can be high or low effective [2] | | | | CLK | I | Clock, can be rising edge or falling edge trigging [2] | | | | SR | I | Set/Reset, can be configured as <sup>[2]</sup> : Synchronized reset Synchronized set | | | DS117-2.9.2E 15(66) | Signal | I/O | Description | | | | |--------------------|-----|--------------------------------------------------------------------------------------------------|--|--|--| | | | <ul><li>Asynchronous reset</li><li>Asynchronous set</li><li>Non</li></ul> | | | | | GSR <sup>3,4</sup> | I | Global Set/Reset, can be configured as <sup>[4]</sup> : Asynchronous reset Asynchronous set Non | | | | | Q | 0 | Register | | | | #### Note! - [1] The source of the signal D can be the output of a LUT, or the input of the CRU; as such, the register can be used alone when LUTs are in use. - [2] CE/CLK/SR in CFU is independent. - [3] In the GW1NR series of FPGA products, GSR has its own dedicated network. - [4] When both SR and GSR are effective, GSR has higher priority. #### 3.3.3 CRU The main functions of the CRU are as follows: - Input selection: Select input signals for the CFU. - Configurable routing: Connect the input and output of the CFUs, including inside the CFU, CFU to CFU, and CFU to other functional blocks in FPGA. DS117-2.9.2E 16(66) ## **3.4 IOB** #### 3.4.1 Introduction The IOB in the GW1NR series of FPGA products includes IO buffer, IO logic, and its routing unit. As shown in Figure 3-5, each IOB connects to two pins (Marked A and B). They can be used as a differential pair or as two single-end input/output. Figure 3-5 IOB Structure View #### **IOB Features:** - V<sub>CCO</sub> supplied with each bank - LVCMOS, PCI, LVTTL, LVDS, SSTL, and HSTL - Input hysteresis option - Output drive strength option - Slew rate option - Individual bus keeper, weak pull-up, weak pull-down, and open drain option - Hot socket - IO logic supports basic mode, SRD mode, and generic DDR mode - BANKO of GW1NR-9 supports MIPI Input - BANK2 of GW1NR-9 supports MIPI Output - BANK0 and BANK2 of GW1NR-9 support I3C OpenDrain/PushPull conversion For further information about IOB, please refer to <u>UG289, Gowin</u> Programmable IO (GPIO) User Guide. DS117-2.9.2E 17(66) ### 3.4.2 I/O Buffer There are four IO Banks in the GW1NR-1/4/9, as shown in Figure 3-6. GW1NR-2 includes seven IO Banks, as shown in Figure 3-7. To support SSTL, HSTL, etc., each bank also provides one independent voltage source ( $V_{REF}$ ) as referenced voltage. The user can choose from the internal reference voltage of the bank (0.5 x $V_{CCO}$ ) or the external reference voltage using any IO from the bank. Figure 3-6 GW1NR-1/4/9 I/O Bank Distribution Figure 3-7 GW1NR-2 I/O Bank Distribution The GW1NR series of FPGA products support LV and UV. LV devices support 1.2V V<sub>CC</sub> to meet users' low power needs. V<sub>CCO</sub> of LV devices can be set as 1.2V, 1.5V, 1.8V, 2.5V, or 3.3V according to requirements<sup>1</sup>. Linear voltage regulator is integrated in UV devices to facilitate single power supply. The core voltage supports 1.8V, 2.5V, and 3.3V. V<sub>CCX</sub> supports 1.8 V, 2.5 V, or 3.3 V power supply. In GW1NR-9 devices, I/O of Bank0 supports MIPI input and I/O of Bank2 supports MIPI output. I/O of Bank0 and Bank2 support MIPI I3C OpenDrain/PushPull conversion. #### Note! By default, the Gowin Programmable IO is tri-stated weak pull-up. DS117-2.9.2E 18(66) For the recommended working conditions for different packages, please refer to 4.1 Operating Conditions For the $V_{\text{CCO}}$ requirements of different I/O standards, see Table 3-2. Table 3-2 Output I/O Standards and Configuration Options | I/O Type (Output) | Single/Differ | Bank V <sub>CCO</sub> (V) | Drive Strength (mA) | Application | |---------------------------------------|----------------|---------------------------|---------------------|----------------------------------| | , , , , , , , , , , , , , , , , , , , | | | | Mobile industry | | MIPI <sup>[1]</sup> | Differ (TLVDS) | 1.2 | 8 | processor interface | | [2] | | | | high-speed | | LVDS25 <sup>[2]</sup> | Differ (TLVDS) | 2.5/3.3 | 3.5/2.5/2/1.25 | point-to-point data transmission | | | | | | high-speed | | RSDS <sup>[2]</sup> | Differ (TLVDS) | 2.5/3.3 | 2 | point-to-point data | | | | | | transmission LCD timing driver | | MINILVDS <sup>[2]</sup> | Differ (TLVDS) | 2.5/3.3 | 2 | interface and column | | WIII VIEV BO | Billor (1200) | 2.0/0.0 | _ | driver interface | | PPLVDS <sup>[2]</sup> | Differ (TLVDS) | 2.5/3.3 | 3.5 | LCD row/column | | | - ( - , | | | driver<br>high-speed | | LVDS25E | Differ | 2.5 | 8 | point-to-point data | | | | | | transmissio | | BLVDS25E | Differ | 2.5 | 16 | Multi-point high-speed data | | BLVD323E | Dillel | 2.5 | 10 | transmission | | | | | | LCD timing driver | | MLVDS25E | Differ | 2.5 | 16 | interface and column | | | | | | driver interface<br>high-speed | | RSDS25E | Differ | 2.5 | 8 | point-to-point data | | | | | | transmission | | LVPECL33E | Differ | 3.3 | 16 | High-speed data transmission | | HSTL18D_I | Differ | 1.8 | 8 | memory interface | | HSTL18D_II | Differ | 1.8 | 8 | memory interface | | HSTL15D_I | Differ | 1.5 | 8 | memory interface | | SSTL15D | Differ | 1.5 | 8 | memory interface | | SSTL18D_I | Differ | 1.8 | 8 | memory interface | | SSTL18D_II | Differ | 1.8 | 8 | memory interface | | SSTL25D_I | Differ | 2.5 | 8 | memory interface | | SSTL25D_II | Differ | 2.5 | 8 | memory interface | | SSTL33D_I | Differ | 3.3 | 8 | memory interface | | SSTL33D_II | Differ | 3.3 | 8 | memory interface | | LVCMOS12D | Differ | 1.2 | 6/2 | universal interface | | LVCMOS15D | Differ | 1.5 | 8/4 | universal interface | | LVCMOS18D | Differ | 1.8 | 8/12/4 | universal interface | | LVCMOS25D | Differ | 2.5 | 8/16/12/4 | universal interface | | LVCMOS33D | Differ | 3.3 | 8/16/12/4 | universal interface | | HSTL15_I | Single | 1.5 | 8 | memory interface | DS117-2.9.2E 19(66) | I/O Type (Output) | Single/Differ | Bank V <sub>CCO</sub> (V) | Drive Strength (mA) | Application | |----------------------|---------------|---------------------------|---------------------|------------------------| | HSTL18_I | Single | 1.8 | 8 | memory interface | | HSTL18_II | Single | 1.8 | 8 | memory interface | | SSTL15 | Single | 1.5 | 8 | memory interface | | SSTL18_I | Single | 1.8 | 8 | memory interface | | SSTL18_II | Single | 1.8 | 8 | memory interface | | SSTL25_I | Single | 2.5 | 8 | memory interface | | SSTL25_II | Single | 2.5 | 8 | memory interface | | SSTL33_I | Single | 3.3 | 8 | memory interface | | SSTL33_II | Single | 3.3 | 8 | memory interface | | LVCMOS12 | Single | 1.2 | 4,8 | universal interface | | LVCMOS15 | Single | 1.5 | 4,8 | universal interface | | LVCMOS18 | Single | 1.8 | 4,8,12 | universal interface | | LVCMOS25 | Single | 2.5 | 4,8,12,16 | universal interface | | LVCMOS33/<br>LVTTL33 | Single | 3.3 | 4,8,12,16,24 | universal interface | | PCI33 | Single | 3.3 | N/A | PC and embedded system | #### Note! - [1] GW1NR-2 Bank0/Bank3/Bank4/Bank5 supports MIPI I/O output; GW1NR-9 Bank2 supports MIPI I/O output. - [2] GW1NR-1does not support this I/O type. Table 3-3 Input I/O Standards and Configuration Options | I/O Type (Input) | Single/Differ | Bank V <sub>CCO</sub> (V) | HYSTERESIS | Need V <sub>REF</sub> | |---------------------|----------------|---------------------------|------------|-----------------------| | MIPI <sup>[1]</sup> | Differ (TLVDS) | 1.2 | No | No | | LVDS25 | Differ (TLVDS) | 2.5/3.3 | No | No | | RSDS | Differ (TLVDS) | 2.5/3.3 | No | No | | MINILVDS | Differ (TLVDS) | 2.5/3.3 | No | No | | PPLVDS | Differ (TLVDS) | 2.5/3.3 | No | No | | LVDS25E | Differ | 2.5/3.3 | No | No | | BLVDS25E | Differ | 2.5/3.3 | No | No | | MLVDS25E | Differ | 2.5/3.3 | No | No | | RSDS25E | Differ | 2.5/3.3 | No | No | | LVPECL33E | Differ | 3.3 | No | No | | HSTL18D_I | Differ | 1.8/2.5/3.3 | No | No | | HSTL18D_II | Differ | 1.8/2.5/3.3 | No | No | | HSTL15D_I | Differ | 1.5/1.8/2.5/3.3 | No | No | | SSTL15D | Differ | 1.5/1.8/2.5/3.3 | No | No | | SSTL18D_I | Differ | 1.8/2.5/3.3 | No | No | | SSTL18D_II | Differ | 1.8/2.5/3.3 | No | No | | SSTL25D_I | Differ | 2.5/3.3 | No | No | DS117-2.9.2E 20(66) | I/O Type (Input) | Single/Differ | Bank V <sub>CCO</sub> (V) | HYSTERESIS | Need V <sub>REF</sub> | |----------------------|---------------|---------------------------------------|------------|-----------------------| | SSTL25D_II | Differ | 2.5/3.3 | No | No | | SSTL33D_I | Differ | 3.3 | No | No | | SSTL33D_II | Differ | 3.3 | No | No | | LVCMOS12D | Differ | 1.2/1.5/1.8/2.5/3.3 | No | No | | LVCMOS15D | Differ | 1.5/1.8/2.5/3.3 | No | No | | LVCMOS18D | Differ | 1.8/2.5/3.3 | No | No | | LVCMOS25D | Differ | 2.5/3.3 | No | No | | LVCMOS33D | Differ | 3.3 | No | No | | HSTL15_I | Single | 1.5 or 1.5/1.8/2.5/3.3 <sup>[2]</sup> | No | Yes | | HSTL18_I | Single | 1.8 or 1.8/2.5/3.3 <sup>[3]</sup> | No | Yes | | HSTL18_II | Single | 1.8 or 1.8/2.5/3.3 <sup>[3]</sup> | No | Yes | | SSTL15 | Single | 1.5 or 1.5/1.8/2.5/3.3 <sup>[2]</sup> | No | Yes | | SSTL18_I | Single | 1.8 or 1.8/2.5/3.3 <sup>[3]</sup> | No | Yes | | SSTL18_II | Single | 1.8 or 1.8/2.5/3.3 <sup>[3]</sup> | No | Yes | | SSTL25_I | Single | 2.5 or 2.5/3.3 <sup>[4]</sup> | No | Yes | | SSTL25_II | Single | 2.5 or 2.5/3.3 <sup>[4]</sup> | No | Yes | | SSTL33_I | Single | 3.3 | No | Yes | | SSTL33_II | Single | 3.3 | No | Yes | | LVCMOS12 | Single | 1.2/1.5/1.8/2.5/3.3 | Yes | No | | LVCMOS15 | Single | 1.2/1.5/1.8/2.5/3.3 | Yes | No | | LVCMOS18 | Single | 1.2/1.5/1.8/2.5/3.3 | Yes | No | | LVCMOS25 | Single | 1.2/1.5/1.8/2.5/3.3 | Yes | No | | LVCMOS33/<br>LVTTL33 | Single | 1.2/1.5/1.8/2.5/3.3 | Yes | No | | PCI33 | Single | 3.3 | Yes | No | | LVCMOS33OD25 | Single | 2.5 | No | No | | LVCMOS33OD18 | Single | 1.8 | No | No | | LVCMOS33OD15 | Single | 1.5 | No | No | | LVCMOS25OD18 | Single | 1.8 | No | No | | LVCMOS25OD15 | Single | 1.5 | No | No | | LVCMOS18OD15 | Single | 1.5 | No | No | | LVCMOS15OD12 | Single | 1.2 | No | No | | LVCMOS25UD33 | Single | 3.3 | No | No | | LVCMOS18UD25 | Single | 2.5 | No | No | | LVCMOS18UD33 | Single | 3.3 | No | No | | LVCMOS15UD18 | Single | 1.8 | No | No | | LVCMOS15UD25 | Single | 2.5 | No | No | | LVCMOS15UD33 | Single | 3.3 | No | No | | LVCMOS12UD15 | Single | 1.5 | No | No | DS117-2.9.2E 21(66) | I/O Type (Input) | Single/Differ | Bank V <sub>CCO</sub> (V) | HYSTERESIS | Need V <sub>REF</sub> | |------------------|---------------|---------------------------|------------|-----------------------| | LVCMOS12UD18 | Single | 1.8 | No | No | | LVCMOS12UD25 | Single | 2.5 | No | No | | LVCMOS12UD33 | Single | 3.3 | No | No | #### Note! - [1] GW1NR-2 Bank2, GW1NR-2 Bank6 (Hard core), GW1NR-9 Bank0 supports MIPI I/O input. - [2] When VREF is INTERNAL, the $V_{CCO}$ of this I/O type is 1.5V; when VREF is VREF1\_LOAD, the $V_{CCO}$ of this I/O type is 1.5 V/1.8 V/2.5 V/3.3 V. - [3] When VREF is INTERNAL, the $V_{\rm CCO}$ of this I/O type is 1.8 V; when VREF is VREF1\_LOAD, the $V_{\rm CCO}$ of this I/O type is 1.8 V /2.5 V /3.3 V. - [4] When VREF is INTERNAL, the V<sub>CCO</sub> of this I/O type is 2.5 V; when VREF is VREF1\_LOAD, the V<sub>CCO</sub> of this I/O type is 2.5 V /3.3 V. ## 3.4.3 True LVDS Design Except GW1NR-1, BANK1/2/3 in the GW1NR devices support true LVDS output, but BANK1/2/3 do not support internal $100\Omega$ input differential matched resistance. Bank0 supports internal $100\Omega$ input differential matched resistance. BANK 0/1/2/3 support LVDS25E, MLVDS25E, BLVDS25E,etc. For the detailed information on different levels, please refer to UG289, *Gowin Programmable IO (GPIO)* User Guide. For more detailed information on true LVDS, please refer to <u>UG804</u>, <u>GW1NR-2 Pinout</u>, <u>UG116</u>, <u>GW1NR-4 Pinout and UG803</u>, <u>GW1NR-9</u> Pinout. True LVDS input I/O needs external $100\Omega$ terminal resistance for matching. SeeFigure 3-8for the true LVDS design. Figure 3-8 True LVDS Design For more detailed information about LVDS25E, MLVDS25E, and BLVDS25E on IO terminal matched resistance, please refer to <u>UG289</u>, *Gowin Programmable IO (GPIO)* User Guide. DS117-2.9.2E 22(66) ## 3.4.4 I/O Logic Figure 3-9 shows the I/O logic output of the GW1NR series of FPGA products. Figure 3-9 I/O Logic Output Figure 3-10 shows the I/O logic input of the GW1NR series of FPGA products. Figure 3-10 I/O Logic Input A description of the I/O logic modules of the GW1NR series of FPGA products is presented below: #### **IODELAY** See Figure 3-11 for an overview of the IODELAY. Each I/O of the GW1NR series of FPGA products has an IODELAY cell. A total of 128(0~127) step delay is provided, with one-step delay time of about 30ps. DS117-2.9.2E 23(66) Figure 3-11 IODELAY The delay cell can be controlled in two ways: - Static control: - Dynamic control: Usually used to sample delay window together with IEM. The IODELAY cannot be used for both input and output at the same time #### I/O Register See Figure 3-12 for the I/O register in the GW1NR series of FPGA products. Each I/O provides one input register, INFF, one output register, OUTFF, and a tristate Register, TCFF. Figure 3-12 Register Structure in I/O Logic #### Note! - CE can be either active low (0: enable)or active high (1: enable). - CLK can be either rising edge trigger or falling edge trigger. - SR can be either synchronous/asynchronous SET or RESET or disable. - The register can be programmed as register or latch. #### **IEM** IEM is for sampling clock edge and is used in the generic DDR mode. See Figure 3-13 for the IEM structure. Figure 3-13 IEM Structure DS117-2.9.2E 24(66) #### De-serializer DES and Clock Domain Transfer The GW1NR series of FPGA products provides a simple serializer SER for each output I/O to support advanced I/O protocols. #### Serializer SER The GW1NR series of FPGA products provides a simple serializer (SER) for each output I/O to support advanced I/O protocols. ## 3.4.5 I/O Logic Modes The I/O Logic in the GW1NR series of FPGA products supports several modes. In each operation, the I/O (or I/O differential pair) can be configured as output, input, and INOUT or tristate output (output signal with tristate control). Not all the device pins support I/O logic. The pins IOL10 (A, B, C ... .J) and IOR10 (A, B, C ..., J) of GW1NR-4 do not support IO logic. All GW1NR-9 pins support IO logic. #### **Basic Mode** In basic mode, the I/O Logic is as shown in Figure 3-14, and the TC, DO, and DI signals can connect to the internal cores directly through CRU. Figure 3-14 I/O Logic in Basic Mode #### **SDR Mode** In comparison with the basic mode, SDR utilizes the IO register, as shown in Figure 3-15. This can effectively improve IO timing. DS117-2.9.2E 25(66) D TCTRL [ Q CE >CLK SR D IO PAD DOUT [ Q CE O\_CE O CLK >CLK O\_SR | SR DIN D Q CE I\_CE [ I\_CLK [ >CLK I\_SR [ SR Figure 3-15 I/O Logic in SDR Mode #### Note! - CLK enable O\_CE and I\_CE can be configured as active high or active low; - O\_CLK and I\_CLK can be either rising edge trigger or falling edge trigger; - Local set/reset signal O\_SR and I\_SR can be either synchronized reset, synchronized set, asynchronous reset, asynchronous set, or no-function; - I/O in SDR mode can be configured as basic register or latch. #### Generic DDR Mode Higher speed I/O protocols can be supported in generic DDR mode. GW1NR-9 devices support IDES16 mode and OSER16 mode. The other devices do not support. Figure 3-16 shows the generic DDR input, with a speed ratio of the internal logic to PAD 1:2. Figure 3-16 I/O Logic in DDR Input Mode Figure 3-17 shows the generic DDR output, with a speed ratio of the PAD to FPGA internal logic 2:1. DS117-2.9.2E 26(66) Figure 3-17 I/O Logic in DDR Output Mode #### IDES4 In IDES4 mode, the speed ratio of the PAD to FPGA internal logic is 1:4. Figure 3-18 I/O Logic in IDES10 Mode #### **OSER4** Mode In OSER4 mode, the speed ratio of the PAD to FPGA internal logic is 4:1. Figure 3-19 I/O Logic in OSER4 Mode #### IVideo Mode In IVideo mode, the speed ratio of the PAD to FPGA internal logic is 1:7. Figure 3-20 I/O Logic in IVideo Mode #### Note! IVideo and IDES8/10 will occupy the neighboring I/O logic. If the I/O logic of a single port is occupied, the pin can only be programmed in SDR or BASIC mode. #### OVideo Mode In OVideo mode, the speed ratio of the PAD to FPGA internal logic is DS117-2.9.2E 27(66) 3 Architecture 3.4 IOB ## 7:1. Figure 3-21 I/O Logic in OVideo Mode ## **IDES8 Mode** In IDES8 mode, the speed ratio of the PAD to FPGA internal logic is 1:8. Figure 3-22 I/O Logic in IDES8 Mode ## **OSER8 Mode** In OSER8 mode, the speed ratio of the PAD to FPGA internal logic is 8:1. Figure 3-23 I/O Logic in OSER8 Mode ## **IDES10 Mode** In IDES10 mode, the speed ratio of the PAD to FPGA internal logic is 1:10. Figure 3-24 I/O Logic in IDES10 Mode ## **OSER10 Mode** In OSER10 mode, the speed ratio of the PAD to FPGA internal logic is DS117-2.9.2E 28(66) 10:1. Figure 3-25 I/O Logic in OSER10 Mode ## **IDES16 Mode** In IDES16 mode, the speed ratio of the PAD to FPGA internal logic is 1:16. Figure 3-26 I/O Logic in IDES16 Mode ## **OSER16** Mode In OSER16 mode, the speed ratio of the PAD to FPGA internal logic is 16:1. Figure 3-27 I/O Logic in OSER16 Mode # 3.5 Block SRAM (BSRAM) ## 3.5.1 Introduction GW1NR series FPGA products provide abundant SRAM. The Block SRAM (BSRAM) is embedded as a row in the FPGA array and is different from SSRAM (Shadow SRAM). Each BSRAM has 18,432 bits (18Kbits). There are five operation modes: single port, dual port, semi-dual port, ROM, and FIFO. An abundance of BSRAM resources provide a guarantee for the user's high-performance design. BSRAM features include the following: - Max.18,432 bits per BSRAM - BSRAM itself can run at 190 MHz at max - Single port - Dual port - Semi-dual port - Parity bits - ROM DS117-2.9.2E 29(66) - Data width from 1 to 36 bits - Mixed clock mode - Mixed data width mode - Enable Byte operation for double byte or above - Normal Read and Write Mode - Read-before-write Mode - Write-through Mode For further details about BSRAM, please refer to <u>UG285E, Gowin</u> BSRAM & SSRAM User Guide. ## 3.5.2 Configuration Mode The BSRAM mode in the GW1NR series of FPGA products supports different data bus widths. See Table 3-4. **Table 3-4 Memory Size Configuration** | Single Port<br>Mode | Dual Port Mode <sup>1</sup> | Semi-Dual Port<br>Mode | Read Only | |---------------------|-----------------------------|------------------------|-----------| | 16K x 1 | 16K x 1 | 16K x 1 | 16K x 1 | | 8K x 2 | 8K x 2 | 8K x 2 | 8K x 2 | | 4K x 4 | 4K x 4 | 4K x 4 | 4K x 4 | | 2K x 8 | 2K x 8 | 2K x 8 | 2K x 8 | | 1K x 16 | 1K x 16 | 1K x 16 | 1K x 16 | | 512 x 32 | - | 512 x 32 | 512 x 32 | | 2K x 9 | 2K x 9 | 2K x 9 | 2K x 9 | | 1K x 18 | 1K x 18 | 1K x 18 | 1K x 18 | | 512 x 36 | - | 512 x 36 | 512 x 36 | ## Note! [1]The GW1NR-9 device does not support Dual Port Mode. ## **Single Port Mode** In the single port mode, BSRAM can write to or read from one port at one clock edge. During the write operation, the data can show up at the output of BSRAM. Normal-Write Mode and Write—through Mode can be supported. When the output register is bypassed, the new data will show at the same write clock rising edge. For further information about Single Port Block Memory ports and the related description, please refer to <u>SUG283E</u>, <u>Gowin Primitives User</u> Guide > 3 Memory. ### **Dual Port Mode** BSRAM support dual port mode. The applicable operations are as follows: - Two independent read - Two independent write - An independent read and an independent write at different clock frequencies For further information about Dual Port Block Memory ports and the DS117-2.9.2E 30(66) related description, please refer to <u>SUG283E</u>, <u>Gowin Primitives User</u> <u>Guide</u> > 3 Memory. ## Semi-Dual Port Mode Semi-Dual Port supports read and write at the same time on different ports, but it is not possible to write and read to the same port at the same time. The system only supports write on Port A, read on Port B. For further information about Semi-Dual Port Block Memory ports and the related description, please refer to <u>SUG283E</u>, <u>Gowin Primitives User Guide</u> > 3 Memory. ## **Read Only** BSRAM can be configured as ROM. The ROM can be initialized during the device configuration stage, and the ROM data needs to be provided in the initialization file. Initialization completes during the device power-on process. Each BSRAM can be configured as one 16 Kbits ROM. For further information about Read Only Port Block Memory ports and the related description, please refer to <u>SUG283E</u>, <u>Gowin Primitives User Guide</u> > 3 Memory. DS117-2.9.2E 31(66) ## 3.5.3 Mixed Data Bus Width Configuration BSRAM in the GW1NR series of FPGA products supports mixed data bus width operation. In the dual port and semi-dual port modes, the data bus width for read and write can be different. For the configuration options that are available, please see Table 3-5 and Table 3-6 below. Table 3-5 Dual Port Mixed Read/Write Data Width Configuration | Read | Write Port | | | | | | | | |---------|------------|--------|--------|--------|---------|--------|---------|--| | Port | 16K x 1 | 8K x 2 | 4K x 4 | 2K x 8 | 1K x 16 | 2K x 9 | 1K x 18 | | | 16K x 1 | * | * | * | * | * | | | | | 8K x 2 | * | * | * | * | * | | | | | 4K x 4 | * | * | * | * | * | | | | | 2K x 8 | * | * | * | * | * | | | | | 1K x 16 | * | * | * | * | * | | | | | 2K x 9 | | | | | | * | * | | | 1K x 18 | | | | | | * | * | | #### Note! Table 3-6 Semi Dual Port Mixed Read/Write Data Width Configuration | Read<br>Port | Write Port | | | | | | | | | |--------------|------------|--------|--------|--------|---------|----------|--------|---------|----------| | | 16K x 1 | 8K x 2 | 4K x 4 | 2K x 8 | 1K x 16 | 512 x 32 | 2K x 9 | 1K x 18 | 512 x 36 | | 16K x 1 | * | * | * | * | * | * | | | | | 8K x 2 | * | * | * | * | * | * | | | | | 4K x 4 | * | * | * | * | * | * | | | | | 2K x 8 | * | * | * | * | * | * | | | | | 1K x 16 | * | * | * | * | * | * | | | | | 512x32 | * | * | * | * | * | * | | | | | 2K x 9 | | | | | | | * | * | * | | 1K x 18 | | | | | | | * | * | * | #### Note! ## 3.5.4 Byte-enable The BSRAM in the GW1NR series of FPGA products supports byte-enable. For data longer than a Byte, the additional bits can be blocked, and only the selected portion is allowed to be written into. The blocked bits will be retained for future operation. Read/write enable ports (WREA, WREB), and byte-enable parameter options can be used to control the BSRAM write operation. DS117-2.9.2E 32(66) <sup>&</sup>quot;\*" denotes the modes supported. <sup>&</sup>quot;\*" denotes the modes supported. ## 3.5.5 Parity Bit There are parity bits in BSRAMs. The 9th bit in each byte can be used as a parity bit to check the correctness of data transmission. It can also be used for data storage. # 3.5.6 Synchronous operation - All the input registers of BSRAM support synchronous write; - The output registers can be used as pipeline register to improve design performance; - The output registers are bypass-able. ## 3.5.7 Power up Conditions BSRAM initialization is supported when powering up. During the power-up process, BSRAM is in standby mode, and all the data outputs are "0". This also applies in ROM mode. ## 3.5.8 BSRAM Operation Modes BSRAM supports five different operations, including two read operations (Bypass Mode and Pipeline Read Mode) and three write operations (Normal Write Mode, Write-through Mode, and Read-before-write Mode). #### Read Mode Read data from the BSRAM via output registers or without using the registers. ## Pipeline Mode While writing in the BSRAM, the output register and pipeline register are also being written. The data bus can be up to 36 bits in this mode. ## **Bypass Mode** The output register is not used. The data is kept in the output of the memory array. Figure 3-28 Pipeline Mode in Single Port, Dual Port and Semi Dual Port DS117-2.9.2E 33(66) ## Write Mode #### NORMAL WRITE MODE In this mode, when the user writes data to one port, and the output data of this port does not change. The data written in will not appear at the read port. #### WRITE-THROUGH MODE In this mode, when the user writes data to one port, and the data written in will also appear at the output of this port. ## READ-BEFORE-WRITE MODE In this mode, when the user writes data to one port, and the data written in will be stored in the memory according to the address. The original data in this address will appear at the output of this port. # 3.5.9 Clock Operations Table 3-7 lists the clock operations in different BSRAM modes: Table 3-7 Clock Operations in Different BSRAM Modes | Clock Operations | Dual Port Mode | Semi-dual Port Mode | Single Port Mode | |---------------------------|----------------|---------------------|------------------| | Independent<br>Clock Mode | Yes | No | No | | Read/Write<br>Clock Mode | Yes | Yes | No | | Single Port Clock<br>Mode | No | No | Yes | DS117-2.9.2E 34(66) ## **Independent Clock Mode** Figure 3-29 shows the independent clocks in the dual port mode with each port with one clock. CLKA controls all the registers at Port A; CLKB controls all the registers at Port B. Figure 3-29 Independent Clock Mode ## Read/Write Clock Operation Figure 3-30 shows the read/write clock operations in the semi-dual port mode with one clock at each port. The write clock (CLKA) controls Port A data inputs, write address and read/write enable signals. The read clock (CLKB) controls Port B data output, read address, and read enable signals. Figure 3-30 Read/Write Clock Mode DS117-2.9.2E 35(66) ## Single Port Clock Mode Figure 3-31 shows the clock operation in single port mode. Figure 3-31 Single Port Clock Mode # 3.6 User Flash (GW1NR-1) GW1NR-1 devices support User Flash with 12 Kbytes (48 page x 256 Bytes). The features are as following: - 100,000 write cycles - Greater than 10 years Data Retention at +85 ℃ - Selectable 8/16/32 bits data-in and data-out - Page size: 256 Bytes - 3 μA standby current - Page Write Time: 8.2 ms For further information about the user Flash in GW1NR-1, please refer to UG295, Gowin User Flash User Guide. # 3.7 User Flash (GW1NR-2/4/9) The GW1NR series of FPGA products support User Flash. The capacity of the user Flash in GW1NR-2 is 96Kbits. The capacity of the user Flash in GW1NR-4 is 256Kbits. The capacity of the user flash in GW1NR-9 is 608Kbits. The user Flash memory is composed of row memory and column memory. One row memory is composed of 64 column memories. The capacity of one column memory is 32 bits, and the capacity of one row memory is 64\*32=2048 bits. Page erase is supported, and one page capacity is 2048 bytes, i.e., one page includes 8 rows. The features are shown below: - 10,000 write cycles - Greater than 10 years Data Retention at +85 ℃ - Data Width: 32 - GW1NR-2 capacity: 48 rows x 64 columns x 32 = 96kbits - GW1NR-4 capacity: 128 rows x 64 columns x 32 = 256kbits - GW1NR-9 capacity: 304 rows x 64 columns x 32 = 608kbits - Page Erase Capability: 2,048 bytes per page - Fast Page Erasure/Word Programming Operation - Clock frequency: 40 MHz - Word Programming Time: ≤16 μs DS117-2.9.2E 36(66) 3 Architecture 3.8 DSP - Page Erasure Time: ≤120 ms - Electric current - Read current/duration: 2.19 mA/25 ns (V<sub>CC</sub>) & 0.5 mA/25 ns (V<sub>CCX</sub>) (MAX) - Program / Erase operation: 12/12 mA (MAX) For further information of CFU, please refer to <u>UG295-1.0E\_Gowin\_User Flash Guide</u>. ## 3.8 **DSP** ## 3.8.1 Introduction The GW1NR series of FPGA products have abundant DSP modules. Gowin DSP solutions can meet user demands for high performance digital signal processing design, such as FIR, FFT, etc. DSP blocks have the advantages of stable timing performance, high-usage, and low-power. DSP offers the following functions: - Multiplier with three widths: 9-bit, 18-bit, 36-bit - 54-bit ALU - Multipliers cascading to support wider data - Barrel shifter - Adaptive filtering through signal feedback - Computing with options to round to a positive number or a prime number - Supports pipeline mode and bypass mode For further information of CFU, please refer to <u>UG287-1.2E Gowin</u> DSP User Guide. ## Macro DSP blocks are embedded as a row in the FPGA array. Each DSP block contains two Macro, and each Macro contains two pre-adders, two 18 x 18 bit multipliers, and one three-input ALU. Figure 3-32 shows the structure of one Macro: DS117-2.9.2E 37(66) 3 Architecture 3.8 DSP Figure 3-32 DSP Macro Table 3-8 shows DSP ports description. **Table 3-8 DSP Ports Description** | Port Name | I/O | Description | |-----------|-----|----------------------| | A0[17:0] | 1 | 18-bit data input A0 | | B0[17:0] | 1 | 18-bit data input B0 | | A1[17:0] | 1 | 18-bit data input A1 | | B1[17:0] | 1 | 18-bit data input B1 | DS117-2.9.2E 38(66) 3 Architecture 3.8 DSP | Port Name | I/O | Description | |--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[53:0] | 1 | 54-bit data input C | | SIA[17:0] | I | Shift data input A, used for CASCADE connection. The input signal SIA is directly connected to the output signal SOA of previously adjacent DSP and the delay from SIA to SOA inside a DSP is one clock cycle. | | SIB[17:0] | ı | Shift data input B, used for CASCADE connection. The input signal SIB is directly connected to the output signal SOB of previously adjacent DSP and the delay from SIB to SOB inside a DSP is one clock cycle. | | SBI[17:0] | 1 | Pre - adder logic shift input, backward direction. | | CASI[54:0] | 1 | ALU input from previous DSP block, used for cascade connection. | | PADDSI0[1:0] | I | Source select for Multiplier or pre-adder input A | | BSEL[1:0] | I | Source select for Multiplier input B | | ASIGN[1:0] | | Sign bit for input A | | BSIGN[1:0] | | Sign bit for input B | | PADDSUB[1:0] | 1 | Operation control signals of pre-adder, used for pre-adder logic add/subtract selection | | CLK[3:0] | 1 | Clock input | | CE[3:0] | I | Clock Enable | | RESET[3:0] | 1 | Reset input, synchronous or asynchronous | | SOA[17:0] | 0 | Shift data output A | | SOB[17:0] | 0 | Shift data output B | | SBO[17:0] | 0 | Pre - adder logic shift output, backward direction. | | DOUT[35:0] | 0 | DSP output data | | CASO[54:0] | 0 | ALU output to next DSP block for cascade connection, the highest bit is sign-extended. | **Table 3-9 Internal Registers Description** | Register | Description and Associated Attributes | |-----------------|--------------------------------------------| | A0 register | Registers for A0 input | | A1 register | Registers for A1 input | | B0 register | Registers for B0 input | | B1 register | Registers for B1 input | | C register | C register | | P1_A0 register | Registers for A0 input of left multiplier | | P1_A1 register | Registers for A1 input of right multiplier | | P1_B0 register | Registers for B0 input of left multiplier | | P1_B1 register | Registers for B1 input of right multiplier | | P2_0 register | Registers for pipeline of left multiplier | | P2_1 register | Registers for pipeline of right multiplier | | OUT register | Registers for DOUT output | | OPMODE register | Registers for operation mode control | | SOA register | Registers for shift output at port SOA | ## **PADD** Each DSP macro features two units of pre-adders to implement pre-add, pre-subtraction, and shifting. PADD locates at the first stage with two inputs: DS117-2.9.2E 39(66) - Parallel 18-bit input B or SBI; - Parallel 18-bit input A or SIA. Each input end supports pipeline mode and bypass mode. GOWINSEMI PADD can be used as function block independently, which supports 9-bit and 18-bit width. ## **MULT** Multipliers locate after the pre-adder. Multipliers can be configured as 9 x 9, 18 x 18, 36 x 18 or 36 x 36. Pipeline Mode and Bypass Mode are supported both in input and output ports. The configuration modes that a macro supports include: - One 18 x 36 multiplier - Two 18 x 18 multipliers - Four 9 x 9 multipliers Two adjacent DSP macros can form a 36 x 36 multiplier. #### ALU Each Macro has one 54 bits ALU54, which can further enhance MULT's functions. Registered Mode and Bypass Mode are supported both in input and output ports. The functions are as following: - Multiplier output data / 0, addition/subtraction operations for data A and data B; - Multiplier output data / 0, addition/subtraction operations for data B and bit C: - Addition/subtraction operations for data A, data B, and bit C; ## 3.8.2 DSP Operations - Multiplier - Accumulator - MULTADDALU For further information about DSP, please refer to <u>UG287E</u>, <u>Gowin DSP User Guide</u>. # 3.9 MIPI D-PHY (GW1NR-2) ## Hard Core - MIPI D-PHY RX GW1NR-2 provides the hard core - MIPI D-PHY RX IP. This IP applies to the display serial interface (DSI), which is designed to receive and send image data or video data. MIPI D-PHY provides a physical layer definition. Features are as follows: - Supports MIPI Alliance Standard for D-PHY Specification, version 2.1; - Interfaces to MIPI DSI, RX devices; - Supports unidirectional High-speed (HS) mode; - Supports bidirectional Low-power operation mode; - Deserializes serial high-speed data into byte data packets; - Supports MIPI D-PHY RX 1:8 mode and 1:16 mode; - Supports MIPI IO: - In HS mode, MIPI transmission speed can be up to 1.5 Gbps; DS117-2.9.2E 40(66) - In LP mode, the data transmission speed is 10Mbps; - Supports up to 4 data lanes and one clock lane; - IO Bank6 supports MIPI D-PHY RX. ## Soft Core - MIPI D-PHY RX/TX GW1NR-2 also provides the soft core - MIPI D-PHY RX/TX IP. This IP applies to the display serial interface (DSI) and the camera serial interface (CSI), which are designed to receive and send image data or video data. MIPI D-PHY provides a physical layer definition. Features are as follows: - Supports MIPI Alliance Standard for D-PHY Specification, version 1.2; - Interfaces to MIPI CSI2 and DSI, RX and TX devices; - Supports unidirectional High-speed (HS) mode; - Supports bidirectional Low-power operation mode: - Deserializes serial high-speed data into byte data packets; - Supports MIPI D-PHY RX 1:8 mode and 1:16 mode; - Supports IO Types of ELVDS, TLVDS, and MIPI IO; - IO Bank0, IO Bank3, IO Bank4, and IO Bank5 supports MIPI D-PHY TX, and the transmission speed can be up to 1.5 Gbps; - IO Bank2 supports MIPI D-PHY RX, transmission speed can be up to 1.2Gbps; - Supports up to 4 data lanes and one clock lane. For further detailed information, please refer to <u>IPUG112, Gowin MIPI</u> <u>D-PHY RX TX user guide</u>. ## **3.10 Clock** The clock resources and wiring are critical for high-performance applications in FPGA. The GW1NR series of FPGA products provide the global clock network (GCLK) which connects to all the registers directly. Besides the global clock network, the GW1NR series of FPGA products provide high-speed clock HCLK. PLL, etc are also provided. For further information of CFU, please refer to <u>UG286-1.5E\_Gowin</u> Clock User Guide. ## 3.10.1 Global Clock The GCLK is distributed in GW1NR series of FPGA products as two quadrants, L and R. Each quadrant provides eight GCLKs. The optional clock resources of GCLK can be pins or CRU. Users can employ dedicated pins as clock resources to achieve better timing. ## 3.10.2 PLL Phase-locked Loop (PLL) is one kind of a feedback control circuit. The frequency and phase of the internal oscillator signal is controlled by the external input reference clock. PLL blocks provide the ability to synthesize clock frequencies. Frequency adjustment (multiply and division), phase adjustment, and duty cycle can be adjusted by configuring the parameters. DS117-2.9.2E 41(66) ## GW1NR-1/4/9 See Figure 3-33 for the PLL structure. Figure 3-33 PLL Structure (GW1NR-1/4/9) **Table 3-10 PLL Ports Definition** | Port Name | Signal | Description | |-----------------|--------|------------------------------------------------| | CLKIN [5:0] | I | Reference clock input | | CLKFB | 1 | Feedback clock input | | RESET | V | PLL reset | | RESET_P | 1 | PLL Power Down | | INSEL[2:0] | 1 | Dynamic clock control selector: 0~5 | | IDSEL [5:0] | I | Dynamic IDIV control: 1~64 | | FBDSEL [5:0] | 1 | Dynamic FBDIV control:1~64 | | PSDA [3:0] | , 1 | Dynamic phase control (rising edge effective) | | DUTYDA [3:0] | . * | Dynamic duty cycle control (falling edge | | DO 1 1 DA [3.0] | 1 | effective) | | FDLY[3:0] | | CLKOUTP dynamic delay control | | CLKOUT | 0 | Clock output with no phase and duty cycle | | CLICOT | O | adjustment | | CLKOUTP | 0 | Clock output with phase and duty cycle | | OLIKOOTI | 0 | adjustment | | CLKOUTD | 0 | Clock divider from CLKOUT and CLKOUTP | | OLINOOTD | 0 | (controlled by SDIV) | | | | clock divider from CLKOUT and CLKOUTP | | CLKOUTD3 | 0 | (controlled by DIV3 with the constant division | | | | value 3) | | | | PLL lock status: | | LOCK | 0 | 1: locked, | | | | 0: unlocked | The PLL reference clock source can come from an external PLL pin or from internal routing GCLK, HCLK, or general data signal. PLL feedback signal can come from the external PLL feedback input or from internal routing GCLK, HCLK, or general data signal. DS117-2.9.2E 42(66) For PLL features, please refer to Table 4-21 PLL Switching Characteristics. PLL can adjust the frequency of the input clock CLKIN (multiply and division). The formulas for doing so are as follows: - 1. $f_{CLKOUT} = (f_{CLKIN}*FBDIV)/IDIV$ - 2. $f_{VCO} = f_{CLKOUT}^*ODIV$ - 3. $f_{CLKOUTD} = f_{CLKOUT}/SDIV$ - 4. $f_{PFD} = f_{CLKIN}/IDIV = f_{CLKOUT}/FBDIV$ #### Note! - f<sub>CLKIN</sub>: The frequency of the input clock CLKIN - f<sub>CLKOUT</sub>: The clock frequency of CLKOUT and CLKOUTP - f<sub>CLKOUTD</sub>: The clock frequency of CLKOUTD, and CLKOUTD is the clock CLKOUT after division - f<sub>PFD</sub>: PFD Phase Comparison Frequency, and the minimum value of f<sub>PFD</sub> should be no less than 3MHz. Adjust IDIV, FBDIV, ODIV, and SDIV to achieve the required clock frequency. ## GW1NR-2 See Figure 3-34 for the PLL structure of GW1NR-2. Figure 3-34 PLL Structure (GW1NR-2) See Table 3-11 for a definition of the PLL ports. **Table 3-11 PLL Ports Definition** | Port Name | Signal | Description | |-----------|--------|-----------------------| | CLKIN | 1 | Reference clock input | | CLKFB | 1 | Feedback clock input | | RESET | 1 | PLL reset | | RESET_P | 1 | PLL Power Down | DS117-2.9.2E 43(66) | Port Name | Signal | Description | |--------------|--------|--------------------------------------------------| | RESET_I | 1 | PLL with IDIV reset | | RESET_S | 1 | Only Channel B/C/D reset | | IDSEL [5:0] | | Dynamic IDIV control: 1~64 | | FBDSEL [5:0] | 1 | Dynamic FBDIV control:1~64 | | ODSELA[6:0] | 1 | Dynamic ODIVA control:1~128 | | ODSELB[6:0] | | Dynamic ODIVB control:1~128 | | ODSELC[6:0] | | Dynamic ODIVC control:1~128 | | ODSELD[6:0] | 1 | Dynamic ODIVD control:1~128 | | DTA[3:0] | 1 | Dynamic control of CLKOUTA dutycycle | | DTB[3:0] | | Dynamic control of CLKOUTB dutycycle | | ICPSEL[4:0] | 1 | Dynamic control of ICP size | | LPFRES[2:0] | | Dynamic control LPFRES size | | PSDIR | 1 | Dynamic control of phase shift direction | | PSSEL[1:0] | 1 | Dynamic control of phase shift channel selection | | PSPULSE | 1 | Dynamic control of phase shift clock | | ENCLKA | | | | ENCLKB | 0 | Dynamic control of clock output enable | | ENCLKC | O | Dynamic control of clock output enable | | ENCLKD | | | | CLKOUTA | 0 | Clock output of Channel A (by default) | | CLKOUTB | 0 | Clock output of Channel B (by default) | | CLKOUTC | 0 | Clock output of Channel C (by default) | | CLKOUTD | 0 | Clock output of Channel D (by default) | The PLL reference clock source can come from an external PLL pin or from internal routing GCLK, HCLK, or general data signal. PLL feedback signal can come from the external PLL feedback input or from internal routing GCLK, HCLK, or general data signal. For PLL features of GW1NR-2, please refer to Table 4-21 PLL Switching Characteristics. PLL can adjust the frequency of the input clock CLKIN (multiplication and division). The formulas for doing so are as follows: - 1. fCLKOUTA = (fCLKIN\*FBDIV)/IDIV - 2. fVCO = fCLKOUTA\*ODIVA - 3. fCLKOUTx = fIN ODIVx/ODIVx - 4. fPFD = fCLKIN/IDIV=fCLKOUTA/FBDIV #### Note! - fCLKIN: The frequency of the input clock CLKIN - fCLKOUTx: The output clock frequency of channel X, x=A/B/C/D. - ODIVx: The Output frequency division coefficient of channel X, x=A/B/C/D. - fIN\_ODIVx: The input clock frequency of ODIVx, x=A/B/C/D, and fvco is defaulted. It's determined by the actual circuit if the Chanel is cascaded. - fPFD: PFD Phase Comparison Frequency, and the minimum value of fPFD should be no less than 3MHz. Adjust IDIV, FBDIV, and ODIV to achieve the required clock frequency. DS117-2.9.2E 44(66) # 3.10.3 HCLK HCLK is the high-speed clock in the GW1NR series of FPGA products. It can support high-performance data transfer and is mainly suitable for source synchronous data transfer protocols. For HCLK distribution views, see Figure 3-35, Figure 3-36, Figure 3-37, and Figure 3-38. Figure 3-35 GW1NR-1 HCLK Distribution Figure 3-36 GW1NR-2 HCLK Distribution DS117-2.9.2E 45(66) 3 Architecture 3.11 Long Wire (LW) Figure 3-37 GW1NR-4 HCLK Distribution Figure 3-38 GW1NR-9 HCLK Distribution # 3.11 Long Wire (LW) As a supplement to the CRU, the GW1NR series of FPGA products provides another routing resource, Long wire, which can be used as clock, clock enable, set/reset,or other high fan out signals. # 3.12 Global Set/Reset (GSR) A global set/rest (GSR) network is built into the GW1NR series of FPGA product. There is a direct connection to core logic. It can be used as asynchronous/synchronous set or asynchronous/synchronous reset, registers in CFU and I/O can be configured independently. DS117-2.9.2E 46(66) # 3.13 Programming Configuration The GW1NR series of FPGA products support SRAM and Flash. The Flash programming mode supports on-chip Flash and off-chip Flash. The GW1NR series of FPGA products support DUAL BOOT, providing a selection for users to backup data to off chip Flash according to requirements. Besides JTAG, the GW1NR series of FPGA products also supports GOWINSEMI's own configuration mode: GowinCONFIG (AUTO BOOT, SSPI, MSPI, DUAL BOOT, SERIAL, and CPU). All the devices support JTAG and AUTO BOOT. For the detailed information, please refer to UG290, Gowin FPGA Products Programming and Configuration Guide. ## 3.13.1 SRAM Configuration When you adopt SRAM to configure the device, every time the device is powered on, the bit stream file needs to be downloaded to configure the devicee. ## 3.13.2 Flash Configuration The Flash configuration data is stored in the on-chip flash. Each time the device is powered on, the configuration data is transferred from the Flash to the SRAM, which controls the working of the device. This mode can complete configuration within a few ms, and is referred to as "Quick Start". B version of GW1NR devices has the feature of transparent transmission. That is to say, the B version device can program the on-chip Flash or off-chip Flash via the JTAG interface without affecting the current working state. During programming, the B version device works according to the previous configuration. After programming, provide one low pulse for RECONFIG\_N to complete the online upgrade. This feature applies to the applications with long online time and irregular upgrades. The GW1NR series of FPGA products also support off-chip Flash configuration and dual-boot. Please refer to <u>UG290</u>, *Gowin FPGA Products Programming and Configuration Guide* for more detailed information. # 3.14 On Chip Oscillator There is an internal oscillator in each of the GW1NR series of FPGA product. During the configuration process, it can provide a clock for the MSPI mode. See Table 3-12 for the output frequency. Table 3-12 GW1NR-4 Oscillator Output Frequency Options | Mode | Frequency | Mode | Frequency | Mode | Frequency | |------|-----------------------|------|-----------|------|-----------| | 0 | 2.1MHz <sup>[1]</sup> | 8 | 6.6MHz | 16 | 13.1MHz | | 1 | 4.6MHz | 9 | 7MHz | 17 | 15MHz | | 2 | 4.8MHz | 10 | 7.5MHz | 18 | 17.5MHz | | 3 | 5MHz | 11 | 8.1MHz | 19 | 21MHz | | 4 | 5.3MHz | 12 | 8.8MHz | 20 | 26.3MHz | DS117-2.9.2E 47(66) 3 Architecture 3.14 On Chip Oscillator | 5 | 5.5MHz | 13 | 9.5MHz | 21 | 35MHz | |---|--------|----|---------|----|-----------------------| | 6 | 5.8MHz | 14 | 10.5MHz | 22 | 52.5MHz | | 7 | 6.2MHz | 15 | 11.7MHz | 23 | 105MHz <sup>[2]</sup> | Table 3-13 GW1NR-9 Oscillator Output Frequency Options | Mode | Frequency | Mode | Frequency | Mode | Frequency | |------|---------------------|------|-----------|------|---------------------| | 0 | 2.5MHz <sup>1</sup> | 8 | 7.8MHz | 16 | 15.6MHz | | 1 | 5.4MHz | 9 | 8.3MHz | 17 | 17.9MHz | | 2 | 5.7MHz | 10 | 8.9MHz | 18 | 21MHz | | 3 | 6.0MHz | 11 | 9.6MHz | 19 | 25MHz | | 4 | 6.3MHz | 12 | 10.4MHz | 20 | 31.3MHz | | 5 | 6.6MHz | 13 | 11.4MHz | 21 | 41.7MHz | | 6 | 6.9MHz | 14 | 12.5MHz | 22 | 62.5MHz | | 7 | 7.4MHz | 15 | 13.9MHz | 23 | 125MHz <sup>2</sup> | ## Note! - [1] Default Frequency. - [2] 125MHz is not suitable for MSPI programming mode. The on-chip oscillator also provides a clock resource for user designs. Up to 64 clock frequencies can be obtained by setting the parameters. The following formual is employed to get the output clock frequency for GW1NR-9 devices: f<sub>out</sub>=250MHz/Param The following formual is employed to get the output clock frequency for GW1NR-4 device: fout=210MHz/Param "Param" is the configuration parameter with a range of 2~128. It supports even number only. DS117-2.9.2E 48(66) # **4** AC/DC Characteristics #### Note! Users should ensure GOWINSEMI products are always used within recommended operating conditions and range. Data beyond the working conditions and range are for reference only. GOWINSEMI does not guarantee that all devices will operate as expected beyond the standard operating conditions and range. # 4.1 Operating Conditions # 4.1.1 Absolute Max. Ratings **Table 4-1 Absolute Max. Ratings** | Name | Description | Min. | Max. | |----------------------|----------------------|--------|---------| | V | LV: Core Power | -0.5V | 1.32V | | V <sub>CC</sub> | UV:Core Power | -0.5V | 3.75V | | V <sub>cco</sub> | I/O Bank Power | -0.5V | 3.75V | | V <sub>ccx</sub> | Auxiliary Power | -0.5V | 3.75V | | Storage Temperature | Storage Temperature | -65 °C | +150 °C | | Junction Temperature | Junction Temperature | -40 °C | +125 ℃ | DS117-2.9.2E 49(66) # 4.1.2 Recommended Operating Conditions **Table 4-2 Recommended Operating Conditions** | Name Description | | Min. | Max. | |-------------------|-------------------------------------------|--------|--------| | V | LV: Core Power | 1.14V | 1.26V | | $V_{CC}$ | UV:Core Power | 1.71V | 3.465V | | V <sub>CCOx</sub> | I/O Bank Power | 1.14V | 3.465V | | V <sub>CCX</sub> | Auxiliary voltage | 2.375V | 3.465V | | T <sub>JCOM</sub> | Junction temperature Commercial operation | 0℃ | +85℃ | | T <sub>JIND</sub> | Junction temperature Industrial operation | -40℃ | +100℃ | #### Note! For the power supply of different packages, please refer to <u>UG804</u>, <u>GW1NR-1 Pinout</u>, <u>UG116</u>, <u>GW1NR-4 Pinout</u>, <u>and UG803</u>, <u>GW1NR-9 Pinout</u>. # 4.1.3 Power Supply Ramp Rates **Table 4-3 Power Supply Ramp Rates** | Name | Description | Device | Min. | Тур. | Max. | |-------------------------|-----------------------------------|-------------|----------|------|---------| | $T_RAMP$ | Power supply ramp | GW1NR-1 | 1.2mV/µs | - | 40mV/µs | | | rates for core voltage | GW1NR-2/4/9 | 0.6mV/µs | - | 6mV/µs | | T <sub>RAMP_VCCx</sub> | Power supply ramp rates for VCCX | GW1NR | 0.6mV/μs | - | 10mV/us | | T <sub>RAMP_VCCIO</sub> | Power supply ramp rates for VCCIO | GW1NR | 0.6mV/μs | - | 10mV/us | | Name | Description | Min. | Тур. | Max. | |-------------------|------------------------------------------------|----------|------|--------| | T <sub>RAMP</sub> | Power supply ramp rates for all power supplies | 0.6mV/µs | - | 6mV/µs | # 4.1.4 Hot Socket Specifications **Table 4-4 Hot Socket Specifications** | Name | Description | Condition | 1/0 | Max. | |-----------------|------------------------------|-------------------------------------------|---------------------|-------| | I <sub>HS</sub> | Input or I/O leakage current | 0 <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub> | I/O | 150uA | | I <sub>HS</sub> | Input or I/O leakage current | 0 <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub> | TDI,TDO,<br>TMS,TCK | 120uA | ## 4.1.5 POR Characteristics **Table 4-5 POR Characteristics** | Name | Description | Name | Min. | Max. | |----------------|-------------------------------|-------|------|------| | POR<br>Voltage | Power on reset voltage of Vcc | VCC | 0.75 | 1 | | | | VCCX | 1.8 | 2 | | | | VCCIO | 0.85 | 0.98 | DS117-2.9.2E 50(66) 4 AC/DC Characteristics 4.2 ESD ## **4.2 ESD** Table 4-6 GW1NR ESD - HBM | Device | ( | GW1NR-1 | GW1NR-2 | GW1NR-4 | GW1NR-9 | |--------------------------------------------|-----|------------|------------|------------|------------| | QN88 | | - | - | HBM>1,000V | HBM>1,000V | | MG49P/MG49G/MG49P | 3 . | - | HBM>1,000V | | | | MG81 | | - | - | HBM>1,000V | - | | MG100P/MG100PF/MG1<br>0PA/ MG100PT/ MG100P | _ | - | - | - | HBM>1,000V | | LQ144 | | - | - | - | HBM>1,000V | | FN32G | | HBM>1,000V | - | - | - | ## Table 4-7 GW1NR ESD - CDM | Device | GW1NR-1 | GW1NR-2 | GW1NR-4 | GW1NR-9 | |-------------------------------------------------|----------|------------|----------|----------| | QN88 | - | - | CDM>500V | CDM>500V | | MG49P/MG49G/MG49PG | - | HBM>1,000V | | | | MG81 | - | - | CDM>500V | • | | MG100P/MG100PF/MG1<br>00PA/ MG100PT/<br>MG100PS | - | - | - | CDM>500V | | LQ144 | - | - | - | CDM>500V | | FN32G | CDM>500V | - | - | - | # 4.3 DC Electrical Characteristics # **4.3.1 DC Electrical Characteristics over Recommended Operating Conditions** Table 4-8 DC Electrical Characteristics over Recommended Operating Conditions | Name | Description | Condition | Min. | Тур. | Max. | |-------------------|-------------------------------------|-----------------------------------------------------------|-----------------------|------|-----------------------| | 1 1 | Input or I/O | V <sub>CCO</sub> <v<sub>IN<v<sub>IH (MAX)</v<sub></v<sub> | - | - | 210 µA | | $I_{IL},I_{IH}$ | leakage | 0V <v<sub>IN<v<sub>CCO</v<sub></v<sub> | - | - | 10 μΑ | | I <sub>PU</sub> | I/O Active Pull-up<br>Current | 0 <v<sub>IN&lt;0.7V<sub>CCO</sub></v<sub> | -30 μΑ | - | -150 μA | | I <sub>PD</sub> | I/O Active<br>Pull-down Current | V <sub>IL</sub> (MAX) <v<sub>IN<v<sub>CCO</v<sub></v<sub> | 30 μΑ | - | 150 μΑ | | I <sub>BHLS</sub> | Bus Hold Low<br>Sustaining Current | V <sub>IN</sub> =V <sub>IL</sub> (MAX) | 30 μΑ | - | - | | I <sub>BHHO</sub> | Bus Hold High<br>Sustaining Current | V <sub>IN</sub> =0.7V <sub>CCO</sub> | -30 μΑ | - | - | | I <sub>BHLO</sub> | Bud HoldLow Overdrive Current | 0≤V <sub>IN</sub> ≤V <sub>CCO</sub> | - ( | - | 150 µA | | I <sub>BHHO</sub> | BusHoldHigh Overdrive Current | 0≤V <sub>IN</sub> ≤V <sub>CCO</sub> | - | S | -150 μA | | $V_{BHT}$ | Bus hold trip points | | V <sub>IL</sub> (MAX) | - | V <sub>IH</sub> (MIN) | | C1 | I/O Capacitance | | | 5 pF | 8 pF | DS117-2.9.2E 51(66) | Name | Description | Condition | Min. | Тур. | Max. | |---------------------------------------|-----------------------|-------------------------------------------|------|-------|------| | | | V <sub>CCO</sub> =3.3V, Hysteresis= Large | - | 482mV | - | | | | V <sub>CCO</sub> =2.5V, Hysteresis= Large | - | 302mV | - | | | | V <sub>CCO</sub> =1.8V, Hysteresis= Large | - | 152mV | - | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Hysteresis for | V <sub>CCO</sub> =1.5V, Hysteresis= Large | - | 94mV | - | | V <sub>HYST</sub> | Schmitt Trigge inputs | V <sub>CCO</sub> =3.3V, Hysteresis= Small | - | 240mV | - | | | | V <sub>CCO</sub> =2.5V, Hysteresis= Small | - | 150mV | - | | | | V <sub>CCO</sub> =1.8V, Hysteresis= Small | - | 75mV | - | | | | V <sub>CCO</sub> =1.5V, Hysteresis= Small | - | 47mV | - | # 4.3.2 Static Current **Table 4-9 Static Current** | Device | Name | Description | LV/UV | Typ. (mA) | Max.(mA) | |---------|------------------|-----------------------------------------------|-------|-----------|----------| | | I <sub>CC</sub> | Core 电源电流(V <sub>CC</sub> =1.2V) | LV | 1.8 | _ | | GW1NR-1 | I <sub>CCX</sub> | V <sub>CCX</sub> 电源电流(V <sub>CCX</sub> =3.3V) | LV | 1 | _ | | | Icco | I/O Bank 电源电流(V <sub>CCO</sub> =2.5V) | LV | 0.8 | _ | | | I <sub>CC</sub> | Core 电源电流 (VCC=1.2V) | LV/UV | 2.8 | _ | | GW1NR-4 | I <sub>CCX</sub> | V <sub>CCX</sub> 电源电流(V <sub>CCX</sub> =3.3V) | LV/UV | 1.15 | _ | | | Icco | I/O Bank 电源电流(V <sub>CCO</sub> =2.5V) | LV/UV | 0.55 | _ | | | I <sub>CC</sub> | Core 电源电流(VCC=1.2V) | LV/UV | 3.5 | _ | | GW1NR-9 | I <sub>CCX</sub> | V <sub>CCX</sub> 电源电流(V <sub>CCX</sub> =3.3V) | LV/UV | 5 | _ | | | I <sub>CCO</sub> | I/O Bank 电源电流(V <sub>CCO</sub> =2.5V) | LV/UV | 2 | _ | DS117-2.9.2E 52(66) # **4.3.3 Programming Current** **Table 4-10 Programming Current** | Device | Description | LV/UV | Typ. (mA) | Max.(mA) | |---------|--------------------------------------------------------------------------|-------|-----------|----------| | | Core current when programming Flash (V <sub>CC</sub> =1.2V) | LV | _ | 1.9 | | GW1NR-1 | V <sub>CCX</sub> current when programming Flash (V <sub>CCX</sub> =3.3V) | LV | _ | 2.74 | | | I/O Bank current when programming Flash (V <sub>cco</sub> =2.5V) | LV | 0.06 | _ | | | Core current when programming Flash (V <sub>CC</sub> =1.2V) | LV | _ | _ | | GW1NR-4 | V <sub>CCX</sub> current when programming Flash (V <sub>CCX</sub> =3.3V) | LV | _ | _ | | | I/O Bank current when programming Flash (V <sub>cco</sub> =2.5V) | LV | _ | _ | | | Core current when programming Flash (V <sub>cc</sub> =1.2V) | LV | | _ | | GW1NR-9 | V <sub>CCX</sub> current when programming Flash (V <sub>CCX</sub> =3.3V) | LV | _ | _ | | | I/O Bank current when programming Flash (V <sub>CCO</sub> =2.5V) | LV | _ | _ | # 4.3.4 I/O Operating Conditions Recommended Table 4-11 I/O Operating Conditions Recommended | Name | Output V <sub>CCO</sub> (V) | | | Input V <sub>REF</sub> (V) | | | |-----------|-----------------------------|------|-------|----------------------------|------|-------| | Name | Min. | Тур. | Max. | Min. | Тур. | Max. | | LVTTL33 | 3.135 | 3.3 | 3.465 | - | - | - | | LVCMOS33 | 3.135 | 3.3 | 3.465 | - | - | - | | LVCMOS25 | 2.375 | 2.5 | 2.625 | - | - | - | | LVCMOS18 | 1.71 | 1.8 | 1.89 | - | - | - | | LVCMOS15 | 1.425 | 1.5 | 1.575 | - | - | - | | LVCMOS12 | 1.14 | 1.2 | 1.26 | - | - | - | | SSTL15 | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | | SSTL18_I | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | SSTL18_II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | SSTL25_I | 2.375 | 2.5 | 2.645 | 1.15 | 1.25 | 1.35 | | SSTL25_II | 2.375 | 2.5 | 2.645 | 1.15 | 1.25 | 1.35 | | SSTL33_I | 3.135 | 3.3 | 3.465 | 1.3 | 1.5 | 1.7 | | SSTL33_II | 3.135 | 3.3 | 3.465 | 1.3 | 1.5 | 1 | | HSTL18_I | 1.71 | 1.8 | 1.89 | 0.816 | 0.9 | 1.08 | | HSTL18_II | 1.71 | 1.8 | 1.89 | 0.816 | 0.9 | 1.08 | | HSTL15 | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | | PCI33 | 3.135 | 3.3 | 3.465 | - | - | - | DS117-2.9.2E 53(66) | Nama | Output V <sub>CCO</sub> (V) | | | Input V <sub>REF</sub> (V) | | | |------------|-----------------------------|-------|-------|----------------------------|------|------| | Name | Min. | Тур. | Max. | Min. | Тур. | Max. | | LVPECL33E | 3.135 | 3.3 | 3.465 | - | - | - | | MLVDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | BLVDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | RSDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | LVDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | SSTL15D | 1.425 | 1.5 | 1.575 | - | - | - | | SSTL18D_I | 1.71 | 1.8 | 1.89 | - | - | - | | SSTL18D_II | 1.71 | 1.8 | 1.89 | - | - | - | | SSTL25D_I | 2.375 | 2.5 | 2.625 | - | - | - | | SSTL25D_II | 2.375 | 2.5 | 2.625 | - | - | - | | SSTL33D_I | 3.135 | 3.3 | 3.465 | - | - | - | | SSTL33D_II | 3.135 | 3.3 | 3.465 | - | - | - | | HSTL15D | 1.425 | 1.575 | 1.89 | - | - | - | | HSTL18D_I | 1.71 | 1.8 | 1.89 | - | - | - | | HSTL18D_II | 1.71 | 1.8 | 1.89 | - | - | - | # 4.3.5 IOB Single - Ended DC Electrical Characteristic Table 4-12 IOB Single - Ended DC Electrical Characteristic | Name | V <sub>IL</sub> | | V <sub>IH</sub> | | V <sub>OL</sub> | V <sub>OH</sub> | I <sub>OL</sub> | I <sub>OH</sub> | | |------------|-----------------------------------------|-------------------------|-------------------------|------|-----------------|------------------------|-----------------|-----------------|-----| | Ivallie | Min | Max | Min | Max | (Max) | (Min) | (mA) | (mA) | | | | | | | | | 4 | -4 | | | | | | | | | 0.4V | V <sub>CCO</sub> -0.4V | 8 | -8 | | | LVCMOS33 | -0.3V | 0.8V | 2.0V | 3.6V | | | 12 | -12 | | | LVTTL33 | VTTL33 -0.5 V 0.6 V 2.0 V 3.6 V | 3.0 V | | | 16 | -16 | | | | | | | | | | | | | 24 | -24 | | | | | | | 0.2V | V <sub>CCO</sub> -0.2V | 0.1 | -0.1 | | | | -0.3V 0.7V | | 1.7V | 3.6V | 0.4V | V <sub>CCO</sub> -0.4V | 4 | -4 | | | | | V 0.7V | | | | | 8 | -8 | | | LVCMOS25 | | | | | | | 12 | -12 | | | | | | | | | | 16 | -16 | | | | | | | | 0.2V | V <sub>CCO</sub> -0.2V | 0.1 | -0.1 | | | | | | | | | | 4 | -4 | | | | | | | | 0.4V | V <sub>CCO</sub> 0.4V | 8 | -8 | | | LVCMOS18 | -0.3V | 0.35 x V <sub>CCO</sub> | 0.65 x V <sub>CCO</sub> | 3.6V | | | 12 | -12 | | | | | | | | 0.2V | V <sub>CCO</sub> -0.2V | 0.1 | -0.1 | | | LVCMOS15 | -0.3V | 0.35 x V <sub>cco</sub> | 0.65 x V <sub>CCO</sub> | 3.6V | 0.41/ | \/0.4\/ | 4 | -4 | | | LVCIVICOTO | -0.5 ∨ | 0.33 X V <sub>CCO</sub> | 0.00 X VCCO | 3.00 | 0.4V | V <sub>CCO</sub> -0.4V | 8 | -8 | | DS117-2.9.2E 54(66) | Name | V <sub>IL</sub> | | V <sub>IH</sub> | | V <sub>OL</sub> | $V_{OH}$ | I <sub>OL</sub> | I <sub>OH</sub> | |-----------|-----------------|--------------------------|------------------------------|------------------------|---------------------------|----------------------------|-----------------|-----------------| | INAITIE | Min | Max | Min | Max | (Max) | (Min) | (mA) | (mA) | | | | | | | 0.2V | $V_{CCO}$ -0.2 $V$ | 0.1 | -0.1 | | | | | | | 0.4V | \/ 0.4\/ | 2 | -2 | | LVCMOS12 | -0.3V | $0.35 \times V_{CCO}$ | 0.65 x V <sub>CCO</sub> 3.6V | V <sub>CCO</sub> -0.4V | 6 | -6 | | | | | | | | | 0.2V | $V_{CCO}$ -0.2 $V$ | 0.1 | -0.1 | | PCI33 | -0.3V | 0.3 x V <sub>CCO</sub> | 0.5 x V <sub>CCO</sub> | 3.6V | 0.1 x<br>V <sub>CCO</sub> | 0.9 x V <sub>CCO</sub> | 1.5 | -0.5 | | SSTL33_I | -0.3V | $V_{REF}$ -0.2 $V$ | V <sub>REF</sub> +0.2V | 3.6V | 0.7 | $V_{CCO}$ -1.1 $V$ | 8 | -8 | | SSTL25_I | -0.3V | $V_{REF}$ -0.18 $V$ | V <sub>REF</sub> +0.18V | 3.6V | 0.54V | $V_{\text{CCO}}$ -0.62 $V$ | 8 | -8 | | SSTL25_II | -0.3V | $V_{REF}$ -0.18 $V$ | V <sub>REF</sub> +0.18V | 3.6V | NA | NA | NA | NA | | SSTL18_II | -0.3V | V <sub>REF</sub> -0.125V | V <sub>REF</sub> +0.125V | 3.6V | NA | NA | NA | NA | | SSTL18_I | -0.3V | $V_{REF}$ -0.125 $V$ | V <sub>REF</sub> +0.125V | 3.6V | 0.40V | $V_{\text{CCO}}$ -0.40 $V$ | 8 | -8 | | SSTL15 | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | 0.40V | $V_{\text{CCO}}$ -0.40 $V$ | 8 | -8 | | HSTL18_I | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | 0.40V | $V_{CCO}$ -0.40 $V$ | 8 | -8 | | HSTL18_II | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | NA | NA | NA | NA | | HSTL15_I | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | 0.40V | $V_{\text{CCO}}$ -0.40 $V$ | 8 | -8 | | HSTL15_II | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | NA | NA | NA | NA | # 4.3.6 IOB Differential Electrical Characteristics **Table 4-13 IOB Differential Electrical Characteristics** | Name | Description | Condition | Min. | Тур. | Max. | Unit | |--------------------|------------------------------------------------------------|-------------------------------------------------|-------|------|-------|------| | $V_{INA}, V_{INB}$ | Input Voltage | | 0 | - | 2.4 | V | | V <sub>CM</sub> | Input Common Mode Voltage | Half the Sum of the Two Inputs | 0.05 | - | 2.35 | V | | $V_{THD}$ | Differential Input Threshold | Difference<br>Between the Two<br>Inputs | ±100 | - | - | mV | | I <sub>IN</sub> | Input Current | Power On or<br>Power Off | - | - | ±10 | μA | | V <sub>OH</sub> | Output High Voltage for V <sub>OP</sub> or V <sub>OM</sub> | $R_T = 100\Omega$ | - | - | 1.60 | ٧ | | V <sub>OL</sub> | Output Low Voltage for $V_{OP}$ or $V_{OM}$ | $R_T = 100\Omega$ | 0.9 | - | - | < | | V <sub>OD</sub> | Output Voltage Differential | $(V_{OP} - V_{OM}), R_T = 100\Omega$ | 250 | 350 | 450 | mV | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> Between High and Low | | - | - | 50 | mV | | V <sub>OS</sub> | Output Voltage Offset | $(V_{OP} + V_{OM})/2$ , $R_T$<br>= 100 $\Omega$ | 1.125 | 1.20 | 1.375 | V | | ΔV <sub>OS</sub> | Change in V <sub>OS</sub> Between High and Low | | - ( | - | 50 | mV | | Is | Short-circuit current | V <sub>OD</sub> = 0V output<br>short-circuit | - | - 5 | 15 | mA | DS117-2.9.2E 55(66) # 4.4 Switching Characteristics # 4.4.1 Internal Switching Characteristics **Table 4-14 CFU Block Internal Timing Parameters** | Name | Description | Speed | Speed Grade | | | |-----------------------|------------------------------|-------|-------------|------|--| | Name | Description | Min | Max | Unit | | | t <sub>LUT4_CFU</sub> | LUT4 delay | - | 0.674 | ns | | | t <sub>LUT5_CFU</sub> | LUT5 delay | - | 1.388 | ns | | | t <sub>LUT6_CFU</sub> | LUT6 delay | - | 2.01 | ns | | | t <sub>LUT7_CFU</sub> | LUT7 delay | - | 2.632 | ns | | | t <sub>LUT8_CFU</sub> | LUT8 delay | - | 3.254 | ns | | | t <sub>SR_CFU</sub> | Set/Reset to Register output | - | 1.86 | ns | | | t <sub>CO_CFU</sub> | Clock to Register output | - | 0.76 | ns | | # **4.4.2 BSRAM Internal Timing Parameters** **Table 4-15 BSRAM Internal Timing Parameters** | Name | Description | Speed | Grade | Unit | |-------------------------|----------------------------------------|-------|-------|-------| | ivaille | Description | | Max | Offic | | t <sub>COAD_BSRAM</sub> | Clock to output from read address/data | - | 5.10 | ns | | t <sub>COOR_BSRAM</sub> | Clock to output from output register | - | 0.56 | ns | # **4.4.3 DSP Internal Timing Parameters** **Table 4-16 DSP Internal Timing Parameters** | Name | Description | Speed | Grade | Unit | |-----------------------|----------------------------------------|-------|-------|-------| | Ivallie | Description | Min | Max | Offic | | t <sub>COIR_DSP</sub> | Clock to output from input register | - | 4.80 | ns | | t <sub>COPR_DSP</sub> | Clock to output from pipeline register | - | 2.40 | ns | | t <sub>COOR_DSP</sub> | Clock to output from output register | - | 0.84 | ns | DS117-2.9.2E 56(66) # 4.4.4 Gearbox Switching Characteristics **Table 4-17 Gearbox Internal Timing Parameters** | Device | Name | Description | Min. | Unit | |------------|-----------------------|------------------------------------------------------|------|------| | | FMAX <sub>IDDR</sub> | 2:1 Gearbox maximum input serial rate | 1000 | Mbps | | | FMAX <sub>IDES4</sub> | 4:1 Gearbox maximum input serial rate | 500 | Mbps | | GW1NR-1/4 | FMAX <sub>IDESx</sub> | 7:1/8:1/10:1 Gearbox maximum input serial rate | 1000 | Mbps | | GW INK-1/4 | FMAX <sub>ODDR</sub> | 1:2 Gearbox maximum input serial rate | 1000 | Mbps | | | FMAX <sub>OSER4</sub> | 1:4 Gearbox maximum output serial rate | 500 | Mbps | | | FMAX <sub>OSERx</sub> | 1:7/1:8/1:10 Gearbox maximum output serial rate | 1000 | Mbps | | | FMAX <sub>IDDR</sub> | 2:1 Gearbox maximum input serial rate | 1200 | Mbps | | | FMAX <sub>IDES4</sub> | 4:1 Gearbox maximum input serial rate | 600 | Mbps | | GW1NR-9 | FMAX <sub>IDESx</sub> | 7:1/8:1/10:1/16:1 Gearbox maximum input serial rate | 1200 | Mbps | | GW INK-9 | FMAX <sub>ODDR</sub> | 1:2 Gearbox maximum output serial rate | 1200 | Mbps | | | FMAX <sub>OSER4</sub> | 1:4 Gearbox maximum output serial rate | 600 | Mbps | | | FMAX <sub>OSERx</sub> | 1:7/1:8/1:10/1:16 Gearbox maximum output serial rate | 1200 | Mbps | ## Note! LVDS IO speed can be up to 1Gbps, but note that for 1:4 Gearbox and 1:2 Gearbox, the internal core may not reach the corresponding speed. Table 4-18 Single-ended IO Fmax | Name | Fmax | | | | | |----------|----------------------|----------------------|--|--|--| | Ivaille | Min. Value(Mhz) | | | | | | | DriverStrength = 4mA | DriverStrength > 4mA | | | | | LVTTL33 | 150 | 300 | | | | | LVCMOS33 | 150 | 300 | | | | | LVCMOS25 | 150 | 300 | | | | | LVCMOS18 | 150 | 300 | | | | | LVCMOS15 | 150 | 200 | | | | | LVCMOS12 | 150 | 150 | | | | ## Note! The test loading is 30pF capacitor. DS117-2.9.2E 57(66) # 4.4.5 External Switching Characteristics **Table 4-19 External Switching Characteristics** | Nama | Description | Device | -4 | -5 | -6 | Unit | |-------------------|-------------|--------|-----|-----|-------|------| | Name | Description | Max | Max | Max | Offic | | | HCLK Tree delay | TBD | TBD | TBD | 1ns | TBD | | | PCLK Tree delay | TBD | TBD | TBD | 8ns | TBD | | | Pin-LUT-Pin Delay | TBD | TBD | TBD | 2ns | TBD | | | IO Buffer delay | TBD | TBD | TBD | TBD | TBD | | # 4.4.6 On chip Oscillator Output Frequency Table 4-20 On chip Oscillator Output Frequency | Name | Description | Min. | Тур. | Max. | | |--------------------|----------------------------------------------------------|-------------|-----------|------------|-----------| | f <sub>MAX</sub> | On chip Oscillator | GW1NR-4 | 99.75MHz | 105MHz | 110.25MHz | | | Output Frequency<br>(0 ~ +85°C) | GW1NR-1/2/9 | 118.75MHz | 125MHz | 131.25MHz | | | On chip Oscillator<br>Output Frequency<br>(-40 ~ +100°C) | GW1NR-4 | 94.5MHz | 105MHz | 115.5MHz | | | | GW1NR-1/2/9 | 112.5MHz | 125MHz | 137.5MHz | | t <sub>DT</sub> | Clock Duty Cycle | | 43% | 50% | 57% | | t <sub>OPJIT</sub> | Clock Period Jitter | | 0.01 UIPP | 0.012 UIPP | 0.02 UIPP | # 4.4.7 PLL Switching Characteristics **Table 4-21 PLL Switching Characteristics** | Device | Speed | Name | Min. | Max. | | |----------|----------------|--------|----------|---------|--| | | | CLKIN | 3MHZ | 400MHZ | | | | C6/I5<br>A4 | PFD | 3MHZ | 400MHZ | | | | | VCO | 400MHZ | 1000MHZ | | | GW1NR-4 | • | CLKOUT | 3.125MHZ | 500MHZ | | | GW INK-4 | | CLKIN | 3MHZ | 320MHZ | | | | C5/I4 | PFD | 3MHZ | 320MHZ | | | | | VCO | 320MHZ | 800MHZ | | | | | CLKOUT | 2.5MHZ | 400MHZ | | | | | CLKIN | 3MHZ | 400MHZ | | | | C7/I6<br>C6/I5 | PFD | 3MHZ | 400MHZ | | | | | VCO | 400MHZ | 1200MHZ | | | GW1NR-9 | | CLKOUT | 3.125MHZ | 600MHZ | | | GW IMK-9 | C5/I4 | CLKIN | 3MHZ | 320MHZ | | | | | PFD | 3MHZ | 320MHZ | | | | 03/14 | VCO | 320MHZ | 960MHZ | | | | | CLKOUT | 2.5MHZ | 480MHZ | | DS117-2.9.2E 58(66) | Device | Speed | Name | Min. | Max. | |----------|-------|--------|-------------------------|--------| | | C6/I5 | CLKIN | 3MHZ | 400MHZ | | | | PFD | 3MHZ | 400MHZ | | | | VCO | 400MHZ | 900MHZ | | GW1NR-1 | | CLKOUT | 3.125MHZ | 450MHZ | | GW INK-1 | C5/I4 | CLKIN | 3MHZ | 320MHZ | | | | PFD | 3MHZ | 320MHZ | | | | VCO | 320MHZ | 720MHZ | | | | CLKOUT | 2.5MHZ | 360MHZ | | | C7/I6 | CLKIN | 3MHZ | 400MHZ | | GW1NR-2 | | PFD | 3MHZ | 400MHZ | | GW INK-2 | | VCO | 400MHZ | 800MHZ | | | | CLKOUT | 3.125MHZ <sup>[1]</sup> | 800MHZ | ## Note! [1]The min. output frequency for different channels may be different. The min. output frequency for channel A is VCO/128, which is 3.125MHZ/2.5MHZ; Channel B/C/D needs to be judged according to whether it is cascaded (parameter). If it is not cascaded, it is the same as channel A; if it is cascaded, it needs to be divided by 128 again. DS117-2.9.2E 59(66) ## 4.5 User Flash Characteristics ## 4.5.1 DC Characteristics 1 $$(T_J = -40 \sim +100 \,^{\circ}\text{C}, V_{CC} = 1.08 \sim 1.32 \text{V}, V_{CCX} = 1.62 \sim 3.63 \text{V}, V_{SS} = 0 \text{V})$$ Table 4-22 User Flash DC Characteristics | Name | Parameter | Max. | | Unit | Wake-up | Condition | |---------------------------------------------|-------------------------------|------------------------------|------------------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------| | | | V <sub>CC</sub> <sup>3</sup> | V <sub>CCX</sub> | Offic | Time | Condition | | Read mode (w/l 25ns) <sup>1</sup> | | 2.19 | 0.5 | mA | NA | Min. Clcok period, duty cycle 100%, VIN = "1/0" | | Write mode | | 0.1 | 12 | mA | NA | | | Erase mode | I <sub>CC1</sub> <sup>2</sup> | 0.1 | 12 | mA | NA | | | Page<br>Erasure<br>Mode | | 0.1 | 12 | mA | NA | | | Read mode<br>static<br>current<br>(25-50ns) | I <sub>CC2</sub> | 980 | 25 | μА | NA | XE=YE=SE="1", between T=Tacc and T=50ns, I/O=0mA; later than T=50ns, read mode is turned off, and I/O current is the current of standby mode. | | Standby mode | I <sub>SB</sub> | 5.2 | 20 | μA | 0 | $V_{SS}$ , $V_{CCX}$ , and $V_{CC}$ | #### Note! - [1] Means the average current, and the peak value is higher than the average one. - [2] Caculated in different T<sub>new</sub> clock periods. - T<sub>new</sub>< T<sub>acc</sub> is not allowed - $T_{new} = T_{acc}$ - $T_{acc} < T_{new} 50ns: I_{CC1} (new) = (I_{CC1} I_{CC2})(T_{acc}/T_{new}) + I_{CC2}$ - $T_{\text{new}}$ >50ns: $I_{\text{CC1}}$ (new) = ( $I_{\text{CC1}}$ $I_{\text{CC2}}$ )( $T_{\text{acc}}$ / $T_{\text{new}}$ ) + 50ns x $I_{\text{CC2}}$ / $T_{\text{new}}$ + $I_{\text{SB}}$ - t > 50ns, $I_{CC2} = I_{SB}$ - [3] V<sub>CC</sub> must be greater than 1.08V from the zero wake-up time. # 4.5.2 Timing Parameters<sup>1,5,6</sup> $$(T_J = -40 \sim +100^{\circ}C, V_{CC} = 0.95 \sim 1.05V, V_{CCX} = 1.7 \sim 3.45V, V_{SS} = 0V)$$ **Table 4-23 User Flash Timing Parameters** | User Modes | Parameter | Name | Min. | Max. | Unit | |-----------------------------------------|-----------|-------------------------------|------|------|------| | | WC1 | | - | 25 | ns | | | TC | | - | 22 | ns | | Access time <sup>2</sup> | BC | T <sub>acc</sub> <sup>3</sup> | - | 21 | ns | | | LT | | - | 21 | ns | | | WC | | - C | 25 | ns | | Program/Erase to data storage | | T <sub>nvs</sub> | 5 | - 0 | μs | | Data storage hold time | | T <sub>nvh</sub> | 5 | _0 | μs | | Data storage hold time (Overall erase) | | T <sub>nvh1</sub> | 100 | - | μs | | Time from data storage to program setup | | T <sub>pgs</sub> | 10 | - | μs | DS117-2.9.2E 60(66) | User Modes F | Name | Min. | Max. | Unit | | |-------------------------------|------------------------------|------------------|------|------|----| | Program hold tim | е | T <sub>pgh</sub> | 20 | - | ns | | Write time | T <sub>prog</sub> | 8 | 16 | μs | | | Write ready time | T <sub>wpr</sub> | >0 | - | ns | | | Erase hold time | se hold time | | >0 | - | ns | | Time from contro setup | I signal to write/Erase | T <sub>cps</sub> | -10 | - | ns | | Time from SE to | read setup | T <sub>as</sub> | 0.1 | - | ns | | E pulse high leve | l time | T <sub>pws</sub> | 5 | - | ns | | Adress/data setu | p time | T <sub>ads</sub> | 20 | - | ns | | Adress/data hold | time | T <sub>adh</sub> | 20 | - | ns | | Data hold-up time | Э | T <sub>dh</sub> | 0.5 | - | ns | | | WC1 | T <sub>ah</sub> | 25 | - | ns | | Read mode | TC | | 22 | - | ns | | address hold | BC | | 21 | - | ns | | time <sup>3</sup> | LT | | 21 | - | ns | | | WC | | 25 | - | ns | | SE pulse low leve | T <sub>nws</sub> | 2 | - | ns | | | Recovery time | | T <sub>rcv</sub> | 10 | - | μs | | Data storage time | T <sub>hv</sub> <sup>4</sup> | - | 6 | ms | | | Erasure time | T <sub>erase</sub> | 100 | 120 | ms | | | Overall erase tim | T <sub>me</sub> | 100 | 120 | ms | | | Wake-up time fro standby mode | T <sub>wk_pd</sub> | 7 | - | μs | | | Standby hold time | T <sub>sbh</sub> | 100 | - | ns | | | V <sub>CC</sub> setup time | T <sub>ps</sub> | 0 | - | ns | | | V <sub>CCX</sub> hold time | × | T <sub>ph</sub> | 0 | - | ns | #### Note! - [1] The parameter values may change; - [2] The values are simulation data only. - [3]After XADR, YADR, XE, and YE are valid, T<sub>acc</sub> start time is SE rising edge. DOUT is kept until the next valid read operation; - [4]T<sub>hv</sub> is the time between write and the next erasure. The same address can not be written twice before erasure, so does the same register. This limitation is for safety; - [5]Both the rising edge time and falling edge time for all waveform is 1ns; - [6] TX, YADR, XE, and YE hold time need to be T<sub>acc</sub> at leaset, and T<sub>acc</sub> start from SE rising edge. DS117-2.9.2E 61(66) # 4.5.3 Operation Timing Diagrams Figure 4-1 GW1NR User Flash Read Operation Figure 4-2 GW1NR User Flash Program Operation Figure 4-3 GW1NR User Flash Erase Operation DS117-2.9.2E 62(66) # 4.6 Configuration Interface Timing Specification The GW1NR series of FPGA products GowinCONFIG support six configuration modes: AUTO BOOT, SSPI, MSPI, DUAL BOOT, SERIAL, and CPU. For more detailed information, please refer to <u>UG290, Gowin FPGA Products Programming and Configureation User Guide</u>. DS117-2.9.2E 63(66) 5 Ordering Information 5.1 Part Name # 5 Ordering Information ## 5.1 Part Name Part naming description is as shown in Figure 5-1 and Figure 5-2. #### Note! - For further pin number and package type information, please refer to 2.2 Product Resources and 2.3 Package Information. - The LittleBee<sup>®</sup> family devices and Arora family devices of the same speed level have different speed. - Both "C" and "I" are used in GOWIN part name marking for one same device, such as C6/I5, C7/I6, etc. GOWIN devices are screened using industrial standards, so one same device can be used for both industrial (I) and commercial (C) applications. The maximum temperature of the industrial grade is 100°C, and the maximum temperature of the commercial grade is 85°C. Therefore, if the same chip meets the speed level 7 in the commercial grade application, the speed level is 6 in the industrial grade application. Figure 5-1 Part Naming-ES DS117-2.9.2E 64(66) 5 Ordering Information 5.1 Part Name **Figure 5-2 Part Naming-Production** DS117-2.9.2E 65(66) # 5.2 Package Mark Example The device information of GOWINSEMI is marked on the chip surface, as shown in Figure 5-3. Figure 5-3 Package Mark Example ## Note! - [1] The first two lines in the right figure above are the "Part Number". - [2] The Data Code followed by a "B" is for B version devices. - [3] The Data Code followed by a "C" is for C version devices. DS117-2.9.2E 66(66)